您好,欢迎来到知芯网
  • 封装:56-BSSOP(0.295",7.50mm 宽)
  • RoHS:库存产品核实请求 / 库存产品核实请求
  • 包装方式:Digi-Reel®
  • 参考价格:$1.71-$3.03

更新日期:2024-04-01 00:04:00

产品简介:具有三态输出的 18 位通用总线收发器

查看详情
  • 封装:56-BSSOP(0.295",7.50mm 宽)
  • RoHS:库存产品核实请求 / 库存产品核实请求
  • 包装方式:Digi-Reel®
  • 参考价格:$1.71-$3.03

SN74ALVCHR16601LR 供应商

  • 公司
  • 型号
  • 品牌
  • 封装/批号
  • 数量
  • 地区
  • 日期
  • 说明
  • 询价

SN74ALVCHR16601LR 中文资料属性参数

  • 标准包装:1
  • 类别:集成电路 (IC)
  • 家庭:逻辑 - 通用总线函数
  • 系列:74ALVCHR
  • 逻辑类型:通用总线收发器
  • 输入数:-
  • 电路数:18 位
  • 输出电流高,低:12mA,12mA
  • 电源电压:1.65 V ~ 3.6 V
  • 工作温度:-40°C ~ 85°C
  • 安装类型:表面贴装
  • 封装/外壳:56-BSSOP(0.295",7.50mm 宽)
  • 供应商设备封装:56-SSOP
  • 包装:®
  • 其它名称:296-6292-6

产品特性

  • Member of the Texas Instruments Widebus™ Family
  • UBT™ Transceiver Combines D-Type Latches and D-Type Flip-Flops for Operation in Transparent, Latched, or Clocked Modes
  • Operates From 1.65 V to 3.6 V
  • Max tpd of 4.4 ns at 3.3 V
  • ±12-mA Output Drive at 3.3 V
  • Output Ports Have Equivalent 26- Series Resistors, So No External Resistors Are Required
  • Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors
  • Latch-Up Performance Exceeds 250 mA Per JESD 17
  • ESD Protection Exceeds JESD 22 2000-V Human-Body Model (A114-A) 200-V Machine Model (A115-A)
  • 2000-V Human-Body Model (A114-A)
  • 200-V Machine Model (A115-A)

产品概述

This 18-bit universal bus transceiver is designed for 1.65-V to 3.6-V VCC operation.The SN74ALVCHR16601 combines D-type latches and D-type flip-flops to allow data flow in transparent, latched, clocked, and clock-enabled modes.Data flow in each direction is controlled by output-enable (OEAB\ and OEBA\), latch-enable (LEAB and LEBA), and clock (CLKAB and CLKBA) inputs. The clock can be controlled by the clock-enable (CLKENAB\ and CLKENBA\) inputs. For A-to-B data flow, the device operates in the transparent mode when LEAB is high. When LEAB is low, the A data is latched if CLKAB is held at a high or low logic level. If LEAB is low, the A data is stored in the latch/flip-flop on the low-to-high transition of CLKAB. When OEAB\ is low, the outputs are active. When OEAB\ is high, the outputs are in the high-impedance state.Data flow for B to A is similar to that of A to B, but uses OEBA\, LEBA, CLKBA, and CLKENBA\.The outputs include equivalent 26- series resistors to reduce overshoot and undershoot.To ensure the high-impedance state during power up or power down, OE\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.

SN74ALVCHR16601LR 数据手册

数据手册 说明 数量 操作
SN74ALVCHR16601LR

Universal Bus Transceiver 18-Bit 56-SSOP

14页,347K 查看

IC 索引: A B C D E F G H I J K L M N O P Q R S T U V W X Y Z 0 1 2 3 4 5 6 7 8 9