- 封装:56-TFSOP(0.240",6.10mm 宽)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:Digi-Reel®
- 参考价格:$0.9685-$2.07
更新日期:2024-04-01 00:04:00
产品简介:具有三态输出的 12 位至 24 位寄存总线交换器
查看详情- 封装:56-TFSOP(0.240",6.10mm 宽)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:Digi-Reel®
- 参考价格:$0.9685-$2.07
SN74ALVCH16269DGGR 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
原厂原装
22+ -
3288
-
上海市
-
-
-
一级代理原装
-
TI
-
SMD
2019+ -
5800
-
上海市
-
-
-
全新原装现货
-
TI(德州仪器)
-
TSSOP-56
2022+ -
12000
-
上海市
-
-
-
原装可开发票
SN74ALVCH16269DGGR 中文资料属性参数
- 标准包装:1
- 类别:集成电路 (IC)
- 家庭:逻辑 - 通用总线函数
- 系列:74ALVCH
- 逻辑类型:寄存总线交换器
- 输入数:-
- 电路数:12 至 24 位
- 输出电流高,低:24mA,24mA
- 电源电压:1.65 V ~ 3.6 V
- 工作温度:-40°C ~ 85°C
- 安装类型:表面贴装
- 封装/外壳:56-TFSOP(0.240",6.10mm 宽)
- 供应商设备封装:56-TSSOP
- 包装:®
- 其它名称:296-5198-6
产品特性
- Member of the Texas Instruments Widebus Family
- Operates From 1.65 V to 3.6 V VCC
- Max tpd of 5 ns at 3.3 V VCC
- ±24-mA Output Drive at 3.3 V VCC
- Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors
- Latch-Up Performance Exceeds 250 mA Per JESD 17
- ESD Protection Exceeds JESD 22 2000-V Human-Body Model (A114-A) 200-V Machine Model (A115-A)
- 2000-V Human-Body Model (A114-A)
- 200-V Machine Model (A115-A)
产品概述
This 12-bit to 24-bit registered bus exchanger is designed for 1.65-V to 3.6-V VCC operation.The SN74ALVCH16269 is used in applications in which two separate ports must be multiplexed onto, or demultiplexed from, a single port. The device is particularly suitable as an interface between synchronous DRAMs and high-speed microprocessors.Data is stored in the internal B-port registers on the low-to-high transition of the clock (CLK) input when the appropriate clock-enable (CLKENA)\ inputs are low. Proper control of these inputs allows two sequential 12-bit words to be presented as a 24-bit word on the B port. For data transfer in the B-to-A direction, a single storage register is provided. The select (SEL)\ line selects 1B or 2B data for the A outputs. The register on the A output permits the fastest possible data transfer, extending the period during which the data is valid on the bus. The control terminals are registered so that all transactions are synchronous with CLK. Data flow is controlled by the active-low output enables (OEA\, OEB1\, OEB2)\.To ensure the high-impedance state during power up or power down, a clock pulse should be applied as soon as possible, and OE\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. Due to OE\ being routed through a register, the active state of the outputs cannot be determined before the arrival of the first clock pulse.Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.
SN74ALVCH16269DGGR 数据手册
数据手册 | 说明 | 数量 | 操作 |
---|---|---|---|
![]() |
Registered Bus Exchanger 12 ~ 24-Bit 56-TSSOP |
16页,976K | 查看 |
SN74ALVCH16269DGGR 相关产品
- 74ALVCH16501DGGRG4
- 74LVTH16501DGGRE4
- CD74HC299E
- CD74HC299M96
- CD74HCT299E
- CD74HCT299M96
- CVMEH22501AIDGGREP
- CVMEH22501AIDGVREP
- GTLP18T612MTDX
- SN74ABT162500DL
- SN74ABT162601DGGR
- SN74ABT162601DLR
- SN74ABT16500BDGGR
- SN74ABT16500BDL
- SN74ABT16500BDLR
- SN74ABT16501DGGR
- SN74ABT16501DL
- SN74ABT16501DLR
- SN74ABT16601DGGR
- SN74ABT16601DL
- SN74ABT16601DLR
- SN74ABTH182502APM
- SN74ABTH182504APM
- SN74ABTH18502APM
- SN74ABTH18502APMR
- SN74ABTH18504APM
- SN74ABTH32316PN
- SN74ABTH32318PN
- SN74ALVC162334DGGR
- SN74ALVC162334DGVR