- 封装:48-TFSOP(0.240",6.10mm 宽)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:Digi-Reel®
- 参考价格:$2.5344-$5.07
更新日期:2024-04-01 00:04:00
产品简介:具有 SSTL_2 输入和输出的 14 位寄存缓冲器
查看详情- 封装:48-TFSOP(0.240",6.10mm 宽)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:Digi-Reel®
- 参考价格:$2.5344-$5.07
SN74SSTVF16857GR 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
原厂原装
22+ -
3288
-
上海市
-
-
-
一级代理原装
-
TI(德州仪器)
-
TSSOP-48
2022+ -
12000
-
上海市
-
-
-
原装可开发票
-
TI代理
-
TSSOP48
23+ -
15000
-
上海市
-
-
-
中国区代理原装现货热卖特价
SN74SSTVF16857GR 中文资料属性参数
- 标准包装:1
- 类别:集成电路 (IC)
- 家庭:逻辑 - 专用逻辑
- 系列:74SSTVF
- 逻辑类型:寄存缓冲器,带 SSTL_2 输入和输出
- 电源电压:2.3 V ~ 2.7 V
- 位数:14
- 工作温度:0°C ~ 70°C
- 安装类型:表面贴装
- 封装/外壳:48-TFSOP(0.240",6.10mm 宽)
- 供应商设备封装:48-TSSOP
- 包装:®
- 其它名称:296-13636-6
产品特性
- Member of the Texas Instruments Widebus Family
- Operates at 2.3 V to 2.7 V for PC1600, PC2100, and PC2700; 2.5 V to 2.7 V for PC3200
- Pinout and Functionality Compatible With JEDEC Standard SSTV16857
- 600 ps Faster (Simultaneous Switching) Than JEDEC Standard SSTV16857 in PC2700 DIMM Applications
- Output Edge-Control Circuitry Minimizes Switching Noise in Unterminated DIMM Load
- Outputs Meet SSTL_2 Class I Specifications
- Supports SSTL_2 Data Inputs
- Differential Clock (CLK and CLK\) Inputs
- Supports LVCMOS Switching Levels on the RESET\ Input
- RESET\ Input Disables Differential Input Receivers, Resets All Registers, and Forces All Outputs Low
- Flow-Through Architecture Optimizes PCB Layout
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22 2000-V Human-Body Model (A114-A) 200-V Machine Model (A115-A) 1000-V Charged-Device Model (C101)
- 2000-V Human-Body Model (A114-A)
- 200-V Machine Model (A115-A)
- 1000-V Charged-Device Model (C101)
产品概述
This 14-bit registered buffer is designed for 2.3-V to 2.7-V VCC operation.All inputs are SSTL_2, except the LVCMOS reset (RESET)\ input. All outputs are edge-controlled circuits optimized for unterminated DIMM loads and meet SSTL_2 Class I specifications.The SN74SSTVF16857 operates from a differential clock (CLK and CLK\). Data are registered at the crossing of CLK going high and CLK\ going low.The device supports low-power standby operation. When RESET\ is low, the differential input receivers are disabled, and undriven (floating) data, clock, and reference voltage (VREF) inputs are allowed. In addition, when RESET\ is low, all registers are reset, and all outputs are forced low. The LVCMOS RESET\ input always must be held at a valid logic high or low level.To ensure defined outputs from the register before a stable clock has been supplied, RESET\ must be held in the low state during power up.
SN74SSTVF16857GR 数据手册
数据手册 | 说明 | 数量 | 操作 |
---|---|---|---|
![]() |
14 BIT REGISTERED BUFFER WITH SSTL 2 INPUT AND OUTPUTS |
10 Pages页,171K | 查看 |
SN74SSTVF16857GR 相关产品
- 74ACT1284MTCX
- 74LVC1GX04DCKTG4
- 74LVC1GX04GW,125
- 74SSTUB32868AZRHR
- 74SSTUB32868ZRHR
- 8V182512IDGGREP
- CD4007UBE
- CD4007UBEE4
- CD4007UBM96
- CD4007UBNSR
- CD4007UBPWR
- CD40117BE
- CD4089BE
- CD4089BEE4
- CD4089BNSR
- CD4089BPWR
- CD4527BE
- CD4527BNSR
- CD4527BPWR
- CD74AC283E
- CD74AC283M96
- CD74ACT283E
- CD74ACT283M
- CD74HC283E
- CD74HC283M
- CD74HC283M96
- CD74HCT283E
- CD74HCT283M96
- CLVC1GX04MDRLREP
- MC100E116FNR2G