您好,欢迎来到知芯网
  • 封装:56-VFQFN 裸露焊盘
  • RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
  • 包装方式:Digi-Reel®
  • 参考价格:$3.3264-$6.65

更新日期:2024-04-01 00:04:00

产品简介:具有 SSTL_2 输入和输出的 200MHz、13 位至 26 位寄存缓冲器

查看详情
  • 封装:56-VFQFN 裸露焊盘
  • RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
  • 包装方式:Digi-Reel®
  • 参考价格:$3.3264-$6.65

SN74SSTV16859RGQ8 供应商

  • 公司
  • 型号
  • 品牌
  • 封装/批号
  • 数量
  • 地区
  • 日期
  • 说明
  • 询价

SN74SSTV16859RGQ8 中文资料属性参数

  • 标准包装:1
  • 类别:集成电路 (IC)
  • 家庭:逻辑 - 专用逻辑
  • 系列:74SSTV
  • 逻辑类型:寄存缓冲器,带 SSTL_2 输入和输出
  • 电源电压:2.3 V ~ 2.7 V
  • 位数:13,26
  • 工作温度:0°C ~ 70°C
  • 安装类型:表面贴装
  • 封装/外壳:56-VFQFN 裸露焊盘
  • 供应商设备封装:56-VQFN-EP(8x8)
  • 包装:®
  • 其它名称:296-18828-6

产品特性

  • Member of the Texas Instruments Widebus™ Family
  • 1-to-2 Outputs to Support Stacked DDR DIMMs
  • Supports SSTL_2 Data Inputs
  • Outputs Meet SSTL_2 Class II Specifications
  • Differential Clock (CLK and CLK\) Inputs
  • Supports LVCMOS Switching Levels on the RESET\ Input
  • RESET\ Input Disables Differential Input Receivers, Resets All Registers, and Forces All Outputs Low
  • Pinout Optimizes DIMM PCB Layout
  • Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
  • ESD Protection Exceeds JESD 22 2000-V Human-Body Model (A114-A) 200-V Machine Model (A115-A)
  • 2000-V Human-Body Model (A114-A)
  • 200-V Machine Model (A115-A)

产品概述

This 13-bit to 26-bit registered buffer is designed for 2.3-V to 2.7-V VCC operation.All inputs are SSTL_2, except the LVCMOS reset (RESET)\ input. All outputs are SSTL_2, Class II compatible.The SN74SSTV16859 operates from a differential clock (CLK and CLK\). Data are registered at the crossing of CLK going high and CLK\ going low.The device supports low-power standby operation. When RESET\ is low, the differential input receivers are disabled, and undriven (floating) data, clock, and reference voltage (VREF) inputs are allowed. In addition, when RESET\ is low, all registers are reset and all outputs are forced low. The LVCMOS RESET\ input always must be held at a valid logic high or low level.To ensure defined outputs from the register before a stable clock has been supplied, RESET\ must be held in the low state during power up.

SN74SSTV16859RGQ8 数据手册

数据手册 说明 数量 操作
SN74SSTV16859RGQ8

Registered Buffer with SSTL_2 Compatible I/O for DDR IC 56-VQFN (8x8)

15页,658K 查看

IC 索引: A B C D E F G H I J K L M N O P Q R S T U V W X Y Z 0 1 2 3 4 5 6 7 8 9