- 封装:48-TFSOP(0.240",6.10mm 宽)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:Digi-Reel®
- 参考价格:$3.168-$6.34
更新日期:2024-04-01 00:04:00
产品简介:16 位 LVTTL 到 GTLP 总线收发器
查看详情- 封装:48-TFSOP(0.240",6.10mm 宽)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:Digi-Reel®
- 参考价格:$3.168-$6.34
SN74GTLPH16945GR 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
原厂原装
22+ -
3288
-
上海市
-
-
-
一级代理原装
SN74GTLPH16945GR 中文资料属性参数
- 标准包装:1
- 类别:集成电路 (IC)
- 家庭:逻辑 - 变换器
- 系列:74GTLPH
- 逻辑功能:变换器,双向
- 位数:16
- 输入类型:LVTTL
- 输出类型:GTLP
- 数据速率:*
- 通道数:*
- 输出/通道数目:*
- 差分 - 输入:输出:*
- 传输延迟(最大):*
- 电源电压:3.15 V ~ 3.45 V
- 工作温度:-40°C ~ 85°C
- 封装/外壳:48-TFSOP(0.240",6.10mm 宽)
- 供应商设备封装:48-TSSOP
- 包装:®
- 其它名称:296-13210-6
产品特性
- Member of the Texas Instruments Widebus Family
- TI-OPC Circuitry Limits Ringing on Unevenly Loaded Backplanes
- OEC Circuitry Improves Signal Integrity and Reduces Electromagnetic Interference
- Bidirectional Interface Between GTLP Signal Levels and LVTTL Logic Levels
- LVTTL Interfaces Are 5-V Tolerant
- Medium-Drive GTLP Outputs (50 mA)
- LVTTL Outputs (24 mA/24 mA)
- GTLP Rise and Fall Times Designed for Optimal Data-Transfer Rate and Signal Integrity in Distributed Loads
- Ioff, Power-Up 3-State, and BIAS VCC Support Live Insertion
- Bus Hold on A-Port Data Inputs
- Distributed VCC and GND Pins Minimize High-Speed Switching Noise
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
产品概述
The SN74GTLPH16945 is a medium-drive, 16-bit bus transceiver that provides LVTTL-to-GTLP and GTLP-to-LVTTL signal-level translation. It is partitioned as two 8-bit transceivers. The device provides a high-speed interface between cards operating at LVTTL logic levels and a backplane operating at GTLP signal levels. High-speed (about three times faster than standard TTL or LVTTL) backplane operation is a direct result of GTLPs reduced output swing (<1 V), reduced input threshold levels, improved differential input, OEC circuitry, and TI-OPC circuitry. Improved GTLP OEC and TI-OPC circuits minimize bus-settling time and have been designed and tested using several backplane models. The medium drive allows incident-wave switching in heavily loaded backplanes with equivalent load impedance down to 19 .GTLP is the Texas Instruments derivative of the Gunning Transceiver Logic (GTL) JEDEC standard JESD 8-3. The ac specification of the SN74GTLPH16945 is given only at the preferred higher noise margin GTLP, but the user has the flexibility of using this device at either GTL (VTT = 1.2 V and VREF = 0.8 V) or GTLP (VTT = 1.5 V and VREF = 1 V) signal levels.Normally, the B port operates at GTLP signal levels. The A-port and control inputs operate at LVTTL logic levels but are 5-V tolerant and are compatible with TTL and 5-V CMOS inputs. VREF is the B-port differential input reference voltage.This device is fully specified for live-insertion applications using Ioff, power-up 3-state, and BIAS VCC. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict. The BIAS VCC circuitry precharges and preconditions the B-port input/output connections, preventing disturbance of active data on the backplane during card insertion or removal, and permits true live-insertion capability.This GTLP device features TI-OPC circuitry, which actively limits overshoot caused by improperly terminated backplanes, unevenly distributed cards, or empty slots during low-to-high signal transitions. This improves signal integrity, which allows adequate noise margin to be maintained at higher frequencies.Active bus-hold circuitry holds unused or undriven LVTTL data inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.When VCC is between 0 and 1.5 V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5 V, the output-enable (OE\) input should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
SN74GTLPH16945GR 数据手册
数据手册 | 说明 | 数量 | 操作 |
---|---|---|---|
![]() |
Mixed Signal Translator Bidirectional 2 Circuit 8 Channel 48-TSSOP |
17页,476K | 查看 |
SN74GTLPH16945GR 相关产品
- 100324QC
- 100324SC
- 100325QC
- 100395QC
- 74ALVC164245DGG:11
- 74ALVC164245DGGRE4
- 74ALVC164245DGGRG4
- 74ALVC164245DGGTE4
- 74ALVC164245DGGTG4
- 74ALVC164245DL,118
- 74ALVC164245DLG4
- 74ALVC164245DLRG4
- 74AVC16T245DGVRE4
- 74AVC4T245BQ,115
- 74AVC4T245DGVRE4
- 74AVC4T245PW,118
- 74AVC4T245QRGYRQ1
- 74AVC4T245RGYRG4
- 74AVC4T245RSVRG4
- 74AVC4T774RSVRG4
- 74AVC8T245BQ,118
- 74AVC8T245RHLRG4
- 74AVCA164245GRE4
- 74AVCAH164245ZQLR
- 74AVCB164245GRE4
- 74AVCBH164245ZQLR
- 74AVCH1T45DBVRE4
- 74AVCH1T45DBVRG4
- 74AVCH1T45DCKRE4
- 74AVCH1T45DCKRG4