- 封装:16-DIP(0.300",7.62mm)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:管件
- 参考价格:$2.542-$5.74
更新日期:2024-04-01 00:04:00
产品简介:并联负载 8 位串行移位寄存器
查看详情- 封装:16-DIP(0.300",7.62mm)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:管件
- 参考价格:$2.542-$5.74
SN74ALS166N 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
原厂原装
22+ -
3288
-
上海市
-
-
-
一级代理原装
-
TEXSA
-
DIP2
22+ -
3280
-
常州
-
-
-
原装现货假一罚十
SN74ALS166N 中文资料属性参数
- 标准包装:25
- 类别:集成电路 (IC)
- 家庭:逻辑 - 移位寄存器
- 系列:74ALS
- 逻辑类型:移位寄存器
- 输出类型:标准
- 元件数:1
- 每个元件的位元数:8
- 功能:并行或串行至串行
- 电源电压:4.5 V ~ 5.5 V
- 工作温度:0°C ~ 70°C
- 安装类型:通孔
- 封装/外壳:16-DIP(0.300",7.62mm)
- 供应商设备封装:16-PDIP
- 包装:管件
- 其它名称:296-33716-5SN74ALS166N-ND
产品特性
- Synchronous Load
- Direct Overriding Clear
- Parallel-to-Serial Conversion
- Package Options Include Plastic Small-Outline (D) and Shrink Small-Outline (DB) Packages and Standard Plastic (N) DIP
产品概述
The SN74ALS166 parallel-load 8-bit shift register is compatible with most other TTL logic families. All inputs are buffered to lower the drive requirements. Input clamping diodes minimize switching transients and simplify system design.
These parallel-in or serial-in, serial-out registers have a complexity of 77 equivalent gates on the chip. They feature gated clocks (CLK and CLK INH) inputs and an overriding clear (CLR\) input. The parallel-in or serial-in modes are established by the shift/load (SH/LD\) input. When high, SH/LD\ enables the serial data (SER) input and couples the eight flip-flops for serial shifting with each clock pulse. When low, the parallel (broadside) data (A-H) inputs are enabled and synchronous loading occurs on the next clock pulse. During parallel loading, serial data flow is inhibited. Clocking is accomplished on the low-to-high-level edge of the clock pulse through a two-input positive-NOR gate, permitting one input to be used as a clock-enable or clock-inhibit function. Holding either of the clock inputs high inhibits clocking; holding either low enables the other clock input. This allows the system clock to be free running and the register can be stopped on command with the clock input. CLK INH should be changed to the high level only when CLK is high. The buffered CLR\ overrides all other inputs, including CLK, and sets all flip-flops to zero.
The SN74ALS166 is characterized for operation from 0°C to 70°C.
SN74ALS166N 数据手册
数据手册 | 说明 | 数量 | 操作 |
---|---|---|---|
![]() |
Parallel-Load 8-Bit Serial Shift Registers 16-PDIP 0 to 70 |
15页,537K | 查看 |
![]() |
Parallel-Load 8-Bit Serial Shift Registers 16-PDIP 0 to 70 |
15页,537K | 查看 |
![]() |
PARALLEL-LOAD 8-BIT SHIFT REGISTER |
11 Pages页,345K | 查看 |
![]() |
Parallel-Load 8-Bit Serial Shift Registers 16-SO 0 to 70 |
15页,537K | 查看 |
![]() |
Parallel-Load 8-Bit Serial Shift Registers 16-SO 0 to 70 |
15页,537K | 查看 |
SN74ALS166N 相关产品
- 100336QC
- 74AC299SCX
- 74AHC164PW,118
- 74HC164PW,118
- 74HC165D,653
- 74HC4094PW,118
- 74HC595D,118
- 74HC595N,112
- 74HC597D,653
- 74HCT164D,653
- 74HCT165D,652
- 74HCT4015N,112
- 74HCT4094D,112
- 74HCT4094D,118
- 74HCT595N,112
- 74LV164D,118
- 74LV165PW,118
- 74LV595PW,112
- CD4014BE
- CD4014BM96
- CD4014BPWR
- CD4015BE
- CD4015BM96
- CD4015BM96G4
- CD4015BPWR
- CD40194BE
- CD4021BE
- CD4021BM96
- CD4021BM96E4
- CD4021BPWR