- 封装:16-SOIC(0.154",3.90mm 宽)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:Digi-Reel®
- 参考价格:$0.9685-$2.07
更新日期:2024-04-01 00:04:00
产品简介:增强型产品 3 线至 8 线解码器/多路信号分离器
查看详情- 封装:16-SOIC(0.154",3.90mm 宽)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:Digi-Reel®
- 参考价格:$0.9685-$2.07
SN74AHCT138MDREP 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
原厂原装
22+ -
3288
-
上海市
-
-
-
一级代理原装
-
TI(德州仪器)
-
SOIC-16
2022+ -
12000
-
上海市
-
-
-
原装可开发票
SN74AHCT138MDREP 中文资料属性参数
- 标准包装:1
- 类别:集成电路 (IC)
- 家庭:逻辑 - 信号开关,多路复用器,解码器
- 系列:74AHCT
- 类型:解码器/多路分解器
- 电路:1 x 3:8
- 独立电路:1
- 输出电流高,低:8mA,8mA
- 电压电源:单电源
- 电源电压:4.5 V ~ 5.5 V
- 工作温度:-55°C ~ 125°C
- 安装类型:表面贴装
- 封装/外壳:16-SOIC(0.154",3.90mm 宽)
- 供应商设备封装:16-SOIC N
- 包装:®
- 其它名称:296-22282-6
产品特性
- Controlled Baseline One Assembly/Test Site, One Fabrication Site
- One Assembly/Test Site, One Fabrication Site
- Extended Temperature Performance of 55°C to 125°C
- Enhanced Diminishing Manufacturing Sources (DMS) Support
- Enhanced Product-Change Notification
- Qualification Pedigree
- EPIC (Enhanced-Performance Implanted CMOS) Process
- Inputs Are TTL-Voltage Compatible
- Designed Specifically for High-Speed Memory Decoders and Data-Transmission Systems
- Incorporates Three Enable Inputs to Simplify Cascading and/or Data Reception
- Latch-Up Performance Exceeds 250 mA Per JESD 17
- ESD Protection Exceeds 2000 V Per MIL-STD-833, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)
产品概述
The SN74AHCT138 3-line to 8-line decoder/demultiplexer is designed to be used in high-performance memory-decoding and data-routing applications that require very short propagation-delay times. In high-performance memory systems, this decoder can be used to minimize the effects of system decoding. When employed with high-speed memories utilizing a fast enable circuit, the delay times of this decoder and the enable time of the memory usually are less than the typical access time of the memory. This means that the effective system delay introduced by the decoder is negligible.The conditions at the binary-select inputs and the three enable inputs select one of eight output lines. Two active-low and one active-high enable inputs reduce the need for external gates or inverters when expanding. A 24-line decoder can be implemented without external inverters and a 32-line decoder requires only one inverter. An enable input can be used as a data input for demultiplexing applications.
SN74AHCT138MDREP 相关产品
- 74AC11138D
- 74AC11138DR
- 74AC11138N
- 74AC11138NSR
- 74AC11138PWR
- 74AC11257DW
- 74AC11257N
- 74AC11257PW
- 74AC139MTCX
- 74ACT11139D
- 74ACT11139PWR
- 74ACT11257DWR
- 74ACT138SJX
- 74ACT139MTCX
- 74ACT139SCX
- 74ACT257SCX
- 74AHC138D,118
- 74CB3Q16244DGGRG4
- 74CB3Q3125DBQRE4
- 74CB3Q3245RGYRG4
- 74CB3Q3257DBQRE4
- 74CB3Q3257RGYRG4
- 74CB3Q3305DCURG4
- 74CB3Q3306ADCURE4
- 74CB3Q3306ADCURG4
- 74CB3T16210DGGRG4
- 74CB3T16211DGGRE4
- 74CB3T1G125DBVRE4
- 74CB3T1G125DBVRG4
- 74CB3T1G125DCKRG4