- 封装:56-BSSOP(0.295",7.50mm 宽)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:管件
- 参考价格:$2.1525
更新日期:2024-04-01 00:04:00
产品简介:双通道 8 位至 9 位奇偶校验总线收发器
查看详情- 封装:56-BSSOP(0.295",7.50mm 宽)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:管件
- 参考价格:$2.1525
SN74ABT16833DL 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
原厂原装
22+ -
3288
-
上海市
-
-
-
一级代理原装
-
TI(德州仪器)
-
SSOP-56
2022+ -
12000
-
上海市
-
-
-
原装可开发票
SN74ABT16833DL 中文资料属性参数
- 标准包装:20
- 类别:集成电路 (IC)
- 家庭:逻辑 - 缓冲器,驱动器,接收器,收发器
- 系列:74ABT
- 逻辑类型:收发器,非反相
- 元件数:2
- 每个元件的位元数:8
- 输出电流高,低:32mA,64mA
- 电源电压:4.5 V ~ 5.5 V
- 工作温度:-40°C ~ 85°C
- 安装类型:表面贴装
- 封装/外壳:56-BSSOP(0.295",7.50mm 宽)
- 供应商设备封装:56-SSOP
- 包装:管件
产品特性
- Members of the Texas Instruments WidebusTM Family
- State-of-the-Art EPIC-IIBTM BiCMOS Design Significantly Reduces Power Dissipation
- Latch-Up Performance Exceeds 500 mA Per JEDEC Standard JESD-17
- Typical VOLP (Output Ground Bounce) < 1 V at VCC = 5 V, TA = 25°C
- Distributed VCC and GND Pin Configuration Minimizes High-Speed Switching Noise
- Flow-Through Architecture Optimizes PCB Layout
- High-Drive Outputs (-32-mA IOH, 64-mA IOL)
- Parity-Error Flag With Parity Generator/Checker
- Register for Storage of Parity-Error Flag
- Package Options Include Plastic 300-mil Shrink Small-Outline (DL) and Thin Shrink Small-Outline (DGG) Packages and 380-mil Fine-Pitch Ceramic Flat (WD) Package Using 25-mil Center-to-Center Spacings Widebus and EPIC-IIB are trademarks of Texas Instruments Incorporated.
产品概述
The 'ABT16833 consist of two noninverting 8-bit to 9-bit parity
bus transceivers and are designed for communication between data
buses. For each transceiver, when data is transmitted from the A bus
to the B bus, an odd-parity bit is generated and output on the parity
I/O pin (1PARITY or 2PARITY). When data is transmitted from the B bus
to the A bus, 1PARITY (or 2PARITY) is configured as an input and
combined with the B-input data to generate an active-low error flag
if odd parity is not detected.The error (1 or 2) output is configured as an
open-collector output. The B-to-A parity-error flag is clocked into
1 (or 2) on the low-to-high transition of
the clock (1CLK or 2CLK) input. 1 (or 2) is
cleared (set high) by taking the clear (1 or 2) input low.The output-enable (
and) inputs can be
used to disable the device so that the buses are effectively
isolated. When both and
are low, data
is transferred from the A bus to the B bus and inverted parity is
generated. Inverted parity is a forced error condition that gives the
designer more system diagnostic capability.To ensure the high-impedance state during power up or power down,
should be tied
to VCC through a pullup resistor; the minimum value of the
resistor is determined by the current-sinking capability of the
driver. The SN54ABT16833 is characterized for operation over the full
military temperature range of -55°C to 125°C. The
SN74ABT16833 is characterized for operation from -40°C to
85°C.
SN74ABT16833DL 数据手册
数据手册 | 说明 | 数量 | 操作 |
---|---|---|---|
![]() |
Transceiver, Non-Inverting 2 Element 8 Bit per Element Push-Pull Output 56-SSOP |
13页,361K | 查看 |
SN74ABT16833DL 相关产品
- 100314QC
- 1P1G125QDCKRG4Q1
- 1P1G125QDCKRQ1
- 1P1G126QDBVRQ1
- 74ABT125PW,118
- 74ABT162244CSSX
- 74ABT162244DGGRG4
- 74ABT162245DLRG4
- 74ABT16245ADGGRG4
- 74ABT244D,623
- 74ABT245PW,118
- 74AC11244DBR
- 74AC11244DWR
- 74AC11244PWR
- 74AC11245DW
- 74AC11245DWR
- 74AC16244DGGR
- 74AC16244DL
- 74AC16244DLR
- 74AC16245DLR
- 74AC16652DL
- 74ACT11244DBR
- 74ACT11244DWR
- 74ACT11244PWR
- 74ACT11245DBR
- 74ACT11245DWR
- 74ACT11245NSR
- 74ACT11245PWR
- 74ACT16244DGGR
- 74ACT16244DLR