- 封装:16-DIP(0.300",7.62mm)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:管件
- 参考价格:$3.3825-$6.88
更新日期:2024-04-01 00:04:00
产品简介:同步 6 位二进制比率乘法器
查看详情- 封装:16-DIP(0.300",7.62mm)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:管件
- 参考价格:$3.3825-$6.88
SN7497N 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
原厂原装
22+ -
3288
-
上海市
-
-
-
一级代理原装
-
TI(德州仪器)
-
PDIP-16
2022+ -
12000
-
上海市
-
-
-
原装可开发票
SN7497N 中文资料属性参数
- 标准包装:25
- 类别:集成电路 (IC)
- 家庭:逻辑 - 专用逻辑
- 系列:7400
- 逻辑类型:二进制比率倍增器
- 电源电压:4.75 V ~ 5.25 V
- 位数:6
- 工作温度:0°C ~ 70°C
- 安装类型:通孔
- 封装/外壳:16-DIP(0.300",7.62mm)
- 供应商设备封装:16-PDIP
- 包装:管件
- 其它名称:296-33613-5SN7497N-ND
产品特性
- Perform Fixed-Rate or Variable-Rate Frequency Division
- For Applications in Arithmetic, Radar, Digital-to-Analog (D/A), Analog-to-Digital (A/D), and other Conversion Operations
- Typical Maximum Clock Frequency … 32 Megahertz
产品概述
These monolithic, fully synchronous, programmable counters utilize Series
54/74 TTL circuitry to achieve 32-megahertz typical maximum operating frequencies.
These six-bit serial binary counters feature buffered clock, clear, and enable
inputs to control the operation of the counter, and a strobe input to enable
or inhibit the rate input/decoding AND-OR-INVERT gates. The outputs have additional
gating for cascading and transferring unity-count rates.
The counter is enabled when the clear, strobe, and enable inputs are low.
With the counter enabled, the output frequency is equal to the input frequency
multiplied by the rate input M and divided by 64, ie.:
When the rate input is binary 0 (all rate inputs low), Z remains high.
In order to cascade devices to perform 12-bit rate multiplication, the enable
output is connected to the enable and strobe inputs of the next stage, the
Z output of each stage is connected to the unity/cascade input of the other
stage, and the sub-multiple frequency is taken from the Y output.
The unity/cascade input, when connected to the clock input, may be utilized
to pass the clock frequency (inverted) to the Y output when the rate input/decoding
gates are inhibited by the strobe. The unity/cascade input may also be used
as a control for the Y output.
SN7497N 相关产品
- 74ACT1284MTCX
- 74LVC1GX04DCKTG4
- 74LVC1GX04GW,125
- 74SSTUB32868AZRHR
- 74SSTUB32868ZRHR
- 8V182512IDGGREP
- CD4007UBE
- CD4007UBEE4
- CD4007UBM96
- CD4007UBNSR
- CD4007UBPWR
- CD40117BE
- CD4089BE
- CD4089BEE4
- CD4089BNSR
- CD4089BPWR
- CD4527BE
- CD4527BNSR
- CD4527BPWR
- CD74AC283E
- CD74AC283M96
- CD74ACT283E
- CD74ACT283M
- CD74HC283E
- CD74HC283M
- CD74HC283M96
- CD74HCT283E
- CD74HCT283M96
- CLVC1GX04MDRLREP
- MC100E116FNR2G

搜索
发布采购
SN7497N