您好,欢迎来到知芯网
  • 封装:24-SOIC(0.295",7.50mm 宽)
  • RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
  • 包装方式:管件
  • 参考价格:$2.108-$4.76

更新日期:2024-04-01 00:04:00

产品简介:8 位多级流水线寄存器

查看详情
  • 封装:24-SOIC(0.295",7.50mm 宽)
  • RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
  • 包装方式:管件
  • 参考价格:$2.108-$4.76

CY29FCT520BTSOC 供应商

  • 公司
  • 型号
  • 品牌
  • 封装/批号
  • 数量
  • 地区
  • 日期
  • 说明
  • 询价

CY29FCT520BTSOC 中文资料属性参数

  • 标准包装:25
  • 类别:集成电路 (IC)
  • 家庭:逻辑 - 移位寄存器
  • 系列:29FCT
  • 逻辑类型:管线寄存器
  • 输出类型:标准
  • 元件数:1
  • 每个元件的位元数:8
  • 功能:通用
  • 电源电压:4.75 V ~ 5.5 V
  • 工作温度:-40°C ~ 85°C
  • 安装类型:表面贴装
  • 封装/外壳:24-SOIC(0.295",7.50mm 宽)
  • 供应商设备封装:24-SOIC
  • 包装:管件
  • 其它名称:296-33177-5CY29FCT520BTSOC-ND

产品特性

  • Function, Pinout, and Drive Compatible With FCT, F Logic, and AM29520
  • Reduced VOH (Typically = 3.3 V) Version of Equivalent FCT Functions
  • Edge-Rate Control Circuitry for Significantly Improved Noise Characteristics
  • Ioff Supports Partial-Power-Down Mode Operation
  • Matched Rise and Fall Times
  • Fully Compatible With TTL Input and Output Logic Levels
  • ESD Protection Exceeds JESD 22 2000-V Human-Body Model (A114-A) 200-V Machine Model (A115-A) 1000-V Charged-Device Model (C101)
  • 2000-V Human-Body Model (A114-A)
  • 200-V Machine Model (A115-A)
  • 1000-V Charged-Device Model (C101)
  • Single- and Dual-Pipeline Operation Modes
  • Multiplexed Data Inputs and Outputs
  • CY29FCT520T 64-mA Output Sink Current 32-mA Output Source Current
  • 64-mA Output Sink Current 32-mA Output Source Current
  • CY29FCT520ATDMB, CY29FCT520BTDMB 32-mA Output Sink Current 12-mA Output Source Current
  • 32-mA Output Sink Current 12-mA Output Source Current
  • 3-State Outputs

产品概述

The CY29FCT520T is a multilevel 8-bit-wide pipeline register. The device consists of four registers, A1, A2, B1, and B2, which are configured by the instruction inputs I0, I1 as a single four-level pipeline or as two two-level pipelines. The contents of any register can be read at the multiplexed output at any time by using the multiplex-selection controls (S0 and S1). The pipeline registers are positive-edge triggered, and data is shifted by the rising edge of the clock input. Instruction I = 0 selects the four-level pipeline mode. Instruction I = 1 selects the two-level B pipeline, while I = 2 selects the two-level A pipeline. I = 3 is the hold instruction; no shifting is performed by the clock in this mode. In the two-level operation mode, data is shifted from level 1 to level 2 and new data is loaded into level 1. This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

CY29FCT520BTSOC 数据手册

数据手册 说明 数量 操作
CY29FCT520BTSOC

Multi-Level Pipeline Register

13 Pages页,265K 查看
CY29FCT520BTSOC

IC 8BIT PIPELINE REG 24-SOIC

12页,210K 查看
CY29FCT520BTSOCE4

Multi-Level Pipeline Register

13 Pages页,265K 查看
CY29FCT520BTSOCT

Multi-Level Pipeline Register

13 Pages页,265K 查看
CY29FCT520BTSOCTE4

Multi-Level Pipeline Register

13 Pages页,265K 查看

IC 索引: A B C D E F G H I J K L M N O P Q R S T U V W X Y Z 0 1 2 3 4 5 6 7 8 9