- 封装:24-TSSOP(0.173",4.40mm 宽)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:管件
- 参考价格:$3.038-$6.86
更新日期:2024-04-01 00:04:00
产品简介:适用于通用应用且支持高达 85°C 温度的高性能 1:10 时钟缓冲器
查看详情- 封装:24-TSSOP(0.173",4.40mm 宽)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:管件
- 参考价格:$3.038-$6.86
CDCVF310PW 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
原厂原装
22+ -
3288
-
上海市
-
-
-
一级代理原装
-
TI
-
TSSOP-38
22+授权代理 -
15800
-
上海市
-
-
-
旋尔只做进口原装,假一赔十...
-
TI(德州仪器)
-
TSSOP-24
2022+ -
12000
-
上海市
-
-
-
原装可开发票
-
TI
-
原厂原封装
新批号 -
887000
-
上海市
-
-
-
原厂发货进口原装微信同步QQ893727827
-
TI
-
TSSOP
23+ -
46000
-
合肥
-
-
-
科大讯飞战略投资企业,提供一站式配套服务
-
TI/德州仪器
-
TSSOP24
21+ -
6000
-
杭州
-
-
-
原装正品,BOM一站式服务
CDCVF310PW 中文资料属性参数
- 标准包装:60
- 类别:集成电路 (IC)
- 家庭:时钟/计时 - 时钟缓冲器,驱动器
- 系列:-
- 类型:扇出缓冲器(分配)
- 电路数:1
- 比率 - 输入:输出:1:10
- 差分 - 输入:输出:无/无
- 输入:LVTTL
- 输出:LVTTL
- 频率 - 最大:200MHz
- 电源电压:2.3 V ~ 3.6 V
- 工作温度:-40°C ~ 85°C
- 安装类型:表面贴装
- 封装/外壳:24-TSSOP(0.173",4.40mm 宽)
- 供应商设备封装:24-TSSOP
- 包装:管件
- 其它名称:296-17358296-17358-5296-17358-ND
产品特性
- High-Performance 1:10 Clock Driver
- Pin-to-Pin Skew < 100 ps at VDD 3.3 V
- VDD Range = 2.3 V to 3.6 V
- Input Clock Up To 200 MHz (See Figure 7)
- Operating Temperature Range -40°C to 85°C
- Output Enable Glitch Suppression
- Distributes One Clock Input to Two Banks of Five Outputs
- Packaged in 24-Pin TSSOP
- Pin-to-Pin Compatible to the CDCVF2310, Except the R = 22- Series Damping Resistors at Yn
- APPLICATIONS General-Purpose Applications
- General-Purpose Applications
产品概述
The CDCVF310 is a high-performance, low-skew clock buffer
that operates up to 200 MHz. Two banks of five outputs each provide low-skew
copies of CLK. After power up, the default state of the outputs is low
regardless of the state of the control pins. For normal operation, the outputs
of bank 1Y[0:4] or 2Y[0:4] can be placed in a low state when the control pins
(1G or 2G, respectively) are held low and a negative clock edge is detected on
the CLK input. The outputs of bank 1Y[0:4] or 2Y[0:4] can be switched into the
buffer mode when the control pins (1G and 2G) are held high and a negative
clock edge is detected on the CLK input. The device operates in a 2.5-V and
3.3-V environment. The built-in output enable glitch suppression ensures a
synchronized output enable sequence to distribute full period clock
signals.The CDCVF310 is characterized for operation from -40°C
to 85°C.
CDCVF310PW 数据手册
| 数据手册 | 说明 | 数量 | 操作 |
|---|---|---|---|
CDCVF310PW
|
2.5-V TO 3.3-V HIGH-PERFORMANCE CLOCK BUFFER |
12 Pages页,149K | 查看 |
CDCVF310PW
|
Clock Fanout Buffer (Distribution) IC 200MHz 24-TSSOP (0.173", 4.40mm Width) |
16页,762K | 查看 |
CDCVF310PWR
|
2.5-V TO 3.3-V HIGH-PERFORMANCE CLOCK BUFFER |
12 Pages页,149K | 查看 |
CDCVF310PWRG4
|
2.5-V TO 3.3-V HIGH-PERFORMANCE CLOCK BUFFER |
12 Pages页,149K | 查看 |
CDCVF310PW 相关产品
- ADCLK854BCPZ
- ADCLK907BCPZ-R2
- ADCLK907BCPZ-R7
- ADCLK914BCPZ-R2
- ADCLK914BCPZ-WP
- ADCLK925BCPZ-R7
- ADCLK944BCPZ-R2
- ADCLK944BCPZ-R7
- ADCLK944BCPZ-WP
- ADN4670BCPZ
- ADN4670BCPZ-REEL7
- CDC1104RVKR
- CDC111FN
- CDC204DW
- CDC204DWG4
- CDC208DW
- CDC208DWR
- CDC208NS
- CDC208NSR
- CDC2351DB
- CDC2351DBR
- CDC2351DW
- CDC2351DWR
- CDC2351DWRG4
- CDC2351MDBREP
- CDC2351QDB
- CDC2351QDBG4
- CDC2351QDBR
- CDC2351QDBRG4
- CDC318ADL

搜索
发布采购
CDCVF310PW