您好,欢迎来到知芯网
  • 封装:28-LCC(J 形引线)
  • RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
  • 包装方式:管件
  • 参考价格:$14.58-$24.3

更新日期:2024-04-01

产品简介:3.3V LVPECL 差分时钟驱动器

查看详情
  • 封装:28-LCC(J 形引线)
  • RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
  • 包装方式:管件
  • 参考价格:$14.58-$24.3

CDC111FN 供应商

  • 公司
  • 型号
  • 品牌
  • 封装/批号
  • 数量
  • 地区
  • 日期
  • 说明
  • 询价

CDC111FN 中文资料属性参数

  • 标准包装:37
  • 类别:集成电路 (IC)
  • 家庭:时钟/计时 - 时钟缓冲器,驱动器
  • 系列:-
  • 类型:扇出缓冲器(分配)
  • 电路数:1
  • 比率 - 输入:输出:1:9
  • 差分 - 输入:输出:是/是
  • 输入:LVPECL
  • 输出:LVPECL
  • 频率 - 最大:500MHz
  • 电源电压:3 V ~ 3.6 V
  • 工作温度:0°C ~ 70°C
  • 安装类型:表面贴装
  • 封装/外壳:28-LCC(J 形引线)
  • 供应商设备封装:28-PLCC(11.51x11.51)
  • 包装:管件
  • 其它名称:296-6675-5

产品特性

  • Low-Output Skew for Clock-Distribution Applications
  • Differential Low-Voltage Pseudo-ECL (LVPECL)-Compatible Inputs and Outputs
  • Distributes Differential Clock Inputs to Nine Differential Clock Outputs
  • Output Reference Voltage, VREF, Allows Distribution From a Single-Ended Clock Input
  • Single-Ended LVPECL-Compatible Output Enable
  • Packaged in Plastic Chip Carrier

产品概述

The differential LVPECL clock-driver circuit distributes one pair of differential LVPECL clock inputs (CLKIN, CLKIN\) to nine pairs of differential clock (Y, Y\) outputs with minimum skew for clock distribution. It is specifically designed for driving 50- transmission lines. When the output-enable (OE\) is low, the nine differential outputs switch at the same frequency as the differential clock inputs. When OE\ is high, the nine differential outputs are in static states (Y outputs are in the low state, Y\ outputs are in the high state). The VREF output can be strapped to the CLKIN\ input for a single-ended CLKIN input. The CDC111 is characterized for operation from 0°C to 70°C.

CDC111FN 数据手册

数据手册 说明 数量 操作
CDC111FN

1-LINE TO 9-LINE DIFFERENTIAL LVPECL CLOCK DRIVER

7 Pages页,97K 查看
CDC111FN

Clock Fanout Buffer (Distribution) IC 500MHz 28-LCC (J-Lead)

9页,142K 查看

IC 索引: A B C D E F G H I J K L M N O P Q R S T U V W X Y Z 0 1 2 3 4 5 6 7 8 9