- 封装:16-VFQFN 裸露焊盘
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:带卷 (TR)
- 参考价格:$6.11
更新日期:2024-04-01 00:04:00
产品简介:具有可编程分频器的时钟缓冲器,LVPECL I/O 和 LVCMOS 输出
查看详情- 封装:16-VFQFN 裸露焊盘
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:带卷 (TR)
- 参考价格:$6.11
CDCM1802RGTR 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
原厂原装
22+ -
3288
-
上海市
-
-
-
一级代理原装
-
TI(德州仪器)
-
VQFN-16
2022+ -
12000
-
上海市
-
-
-
原装可开发票
-
TI
-
TSSOP
23+ -
46000
-
合肥
-
-
-
科大讯飞战略投资企业,提供一站式配套服务
CDCM1802RGTR 中文资料属性参数
- 标准包装:3,000
- 类别:集成电路 (IC)
- 家庭:时钟/计时 - 时钟缓冲器,驱动器
- 系列:-
- 类型:扇出缓冲器(分配),除法器,多路复用器
- 电路数:1
- 比率 - 输入:输出:1:2
- 差分 - 输入:输出:是/是
- 输入:LVCMOS,LVPECL,LVTTL
- 输出:LVCMOS,LVPECL
- 频率 - 最大:800MHz
- 电源电压:3 V ~ 3.6 V
- 工作温度:-40°C ~ 85°C
- 安装类型:表面贴装
- 封装/外壳:16-VFQFN 裸露焊盘
- 供应商设备封装:16-QFN-EP(3x3)
- 包装:带卷 (TR)
产品特性
- Distributes One Differential Clock Input to One LVPECL Differential Clock Output and One LVCMOS Single-Ended Output
- Programmable Output Divider for Both LVPECL and LVCMOS Outputs
- 1.6-ns Output Skew Between LVCMOS and LVPECL Transitions Minimizing Noise
- 3.3-V Power Supply (2.5-V Functional)
- Signaling Rate Up to 800-MHz LVPECL and 200-MHz LVCMOS
- Differential Input Stage for Wide Common-Mode Range Also Provides VBB Bias Voltage Output for Single-Ended Input Signals
- Receiver Input Threshold ±75 mV
- 16-Pin VQFN Package (3.00 mm × 3.00 mm)
产品概述
The CDCM1802 clock driver distributes one pair of differential clock input to one LVPECL
differential clock output pair, Y0 and Y0, and one single-ended LVCMOS
output, Y1. It is specifically designed for driving 50-Ω transmission lines. The LVCMOS output is
delayed by 1.6 ns over the PECL output stage to minimize noise impact during signal
transitions. The CDCM1802 has two control pins, S0 and S1, to select different output mode settings.
The S[1:0] pins are 3-level inputs. Additionally, an enable pin EN is provided to disable or enable
all outputs simultaneously. The CDCM1802 is characterized for operation from −40°C to 85°C.For single-ended driver applications, the CDCM1802 provides a VBB output pin that can be
directly connected to the unused input as a common-mode voltage reference.
CDCM1802RGTR 数据手册
数据手册 | 说明 | 数量 | 操作 |
---|---|---|---|
![]() |
CLOCK BUFFER WITH PROGRAMMABLE DIVIDER, LVPECL I/O + ADDITIONAL LVCMOS OUTPUT |
22 Pages页,696K | 查看 |
CDCM1802RGTR 相关产品
- ADCLK854BCPZ
- ADCLK907BCPZ-R2
- ADCLK907BCPZ-R7
- ADCLK914BCPZ-R2
- ADCLK914BCPZ-WP
- ADCLK925BCPZ-R7
- ADCLK944BCPZ-R2
- ADCLK944BCPZ-R7
- ADCLK944BCPZ-WP
- ADN4670BCPZ
- ADN4670BCPZ-REEL7
- CDC1104RVKR
- CDC111FN
- CDC204DW
- CDC204DWG4
- CDC208DW
- CDC208DWR
- CDC208NS
- CDC208NSR
- CDC2351DB
- CDC2351DBR
- CDC2351DW
- CDC2351DWR
- CDC2351DWRG4
- CDC2351MDBREP
- CDC2351QDB
- CDC2351QDBG4
- CDC2351QDBR
- CDC2351QDBRG4
- CDC318ADL