您好,欢迎来到知芯网
  • 封装:32-VFQFN 裸露焊盘
  • RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
  • 包装方式:Digi-Reel®
  • 参考价格:$11.2-$14.53

更新日期:2024-04-01 00:04:00

产品简介:双通道 1:5 高速 LVPECL 扇出缓冲器

查看详情
  • 封装:32-VFQFN 裸露焊盘
  • RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
  • 包装方式:Digi-Reel®
  • 参考价格:$11.2-$14.53

CDCLVP215RHBT 供应商

  • 公司
  • 型号
  • 品牌
  • 封装/批号
  • 数量
  • 地区
  • 日期
  • 说明
  • 询价

CDCLVP215RHBT 中文资料属性参数

  • 标准包装:1
  • 类别:集成电路 (IC)
  • 家庭:时钟/计时 - 时钟缓冲器,驱动器
  • 系列:-
  • 类型:扇出缓冲器(分配)
  • 电路数:2
  • 比率 - 输入:输出:1:5
  • 差分 - 输入:输出:是/是
  • 输入:LVECL,LVPECL
  • 输出:LVECL,LVPECL
  • 频率 - 最大:3.5GHz
  • 电源电压:2.375 V ~ 3.8 V
  • 工作温度:-40°C ~ 85°C
  • 安装类型:表面贴装
  • 封装/外壳:32-VFQFN 裸露焊盘
  • 供应商设备封装:32-QFN 裸露焊盘(5x5)
  • 包装:®
  • 其它名称:296-24687-6

产品特性

  • 2× One Differential Clock Input Pair LVPECL to 5 Differential LVPECL Clock Outputs
  • Fully Compatible With LVPECL/LVECL
  • Supports a Wide Supply Voltage Range From 2.375 V to 3.8 V
  • Open Input Default State
  • Low-Output Skew (Typ 15 ps) for Clock-Distribution Applications
  • VBB Reference Voltage Output for Single-Ended Clocking
  • Available in the QFN32 Package
  • Frequency Range From DC to 3.5 GHz
  • Pin-to-Pin Compatible With the MC100 Series EP111, LVEP210, ES6111, LVEP111
  • APPLICATIONS Designed for Driving 50- Transmission Lines High Performance Clock Distribution
  • Designed for Driving 50- Transmission Lines High Performance Clock Distribution

产品概述

The CDCLVP215 clock driver distributes two times one differential clock pair of LVPECL, (CLKA, CLKB) to 5 pairs of differential LVPECL clock (QA0..QA4, QB0..QB4) outputs with minimum skew for clock distribution. The CDCLVP215 specifies low output-to-output skew. The CDCLVP215 is specifically designed for driving 50- transmission lines. When an output pair is not used, leaving it open is recommended to reduce power consumption. If only one of the output pairs is used, the other output pair must be identically terminated to 50 .The VBB reference voltage output is used if single-ended input operation is required. In this case, the VBB pin should be connected to CLKA or CLKB and bypassed to GND via a 10-nF capacitor.However, for high-speed performance up to 3.5 GHz, the differential mode is strongly recommended.The CDCLVP215 is characterized for operation from –40°C to 85°C.

CDCLVP215RHBT 数据手册

数据手册 说明 数量 操作
CDCLVP215RHBT

Clock Fanout Buffer (Distribution) IC 3.5GHz 32-VFQFN Exposed Pad

12页,661K 查看

IC 索引: A B C D E F G H I J K L M N O P Q R S T U V W X Y Z 0 1 2 3 4 5 6 7 8 9