- 封装:16-VFQFN 裸露焊盘
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:Digi-Reel®
- 参考价格:$5.539-$7.48
更新日期:2024-04-01 00:04:00
产品简介:低抖动 1:2 通用至 LVPECL 缓冲器
查看详情- 封装:16-VFQFN 裸露焊盘
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:Digi-Reel®
- 参考价格:$5.539-$7.48
CDCLVP1102RGTT 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
原厂原装
22+ -
3288
-
上海市
-
-
-
一级代理原装
-
TI
-
-
23+ -
8000
-
上海市
-
-
-
原厂原装假一赔十
-
TI
-
TSSOP
23+ -
46000
-
合肥
-
-
-
科大讯飞战略投资企业,提供一站式配套服务
CDCLVP1102RGTT 中文资料属性参数
- 标准包装:1
- 类别:集成电路 (IC)
- 家庭:时钟/计时 - 时钟缓冲器,驱动器
- 系列:-
- 类型:扇出缓冲器(分配)
- 电路数:1
- 比率 - 输入:输出:1:2
- 差分 - 输入:输出:是/是
- 输入:LVCMOS,LVDS,LVPECL,LVTTL
- 输出:LVPECL
- 频率 - 最大:2GHz
- 电源电压:2.375 V ~ 3.6 V
- 工作温度:-40°C ~ 85°C
- 安装类型:表面贴装
- 封装/外壳:16-VFQFN 裸露焊盘
- 供应商设备封装:16-QFN-EP(3x3)
- 包装:®
- 其它名称:296-25283-6
产品特性
- 1:2 Differential Buffer
- Single Clock Input
- Universal Inputs Can Accept LVPECL, LVDS, LVCMOS/LVTTL
- Two LVPECL Outputs
- Maximum Clock Frequency: 2 GHz
- Maximum Core Current Consumption: 33 mA
- Very Low Additive Jitter: <100 fs, RMS in 10-kHz to 20-MHz Offset Range
- 2.375-V to 3.6-V Device Power Supply
- Maximum Propagation Delay: 450 ps
- Maximum Output Skew: 10 ps
- LVPECL Reference Voltage, VAC_REF, Available for Capacitive-Coupled Inputs
- Industrial Temperature Range: 40°C to 85°C
- Supports 105°C PCB Temperature (Measured at Thermal Pad)
- Available in 3-mm × 3-mm QFN-16 (RGT) Package
- ESD Protection Exceeds 2 kV (HBM)
产品概述
The CDCLVP1102 is a highly versatile, low additive jitter buffer that can generate two
copies of LVPECL clock outputs from one LVPECL, LVDS, or LVCMOS input for a variety of
communication applications. It has a maximum clock frequency up to 2 GHz. The overall additive
jitter performance is less than 0.1 ps, RMS from 10 kHz to 20 MHz, and overall output skew is as
low as 10 ps, making the device a perfect choice for use in demanding applications.The CDCLVP1102 clock buffer distributes a single clock input (IN) to two pairs of
differential LVPECL clock outputs (OUT0, OUT1) with minimum skew for clock distribution. The inputs
can be LVPECL, LVDS, or LVCMOS/LVTTL.The CDCLVP1102 is specifically designed for driving 50-Ω transmission lines. When driving
the inputs in single-ended mode, the LVPECL bias voltage (VAC_REF) should be
applied to the unused negative input pin. However, for high-speed performance up to 2 GHz,
differential mode is strongly recommended.The CDCLVP1102 is characterized for operation from 40°C to 85°C and is available in a
QFN-16, 3-mm × 3-mm package.
CDCLVP1102RGTT 电路图

CDCLVP1102RGTT 电路图
CDCLVP1102RGTT 相关产品
- ADCLK854BCPZ
- ADCLK907BCPZ-R2
- ADCLK907BCPZ-R7
- ADCLK914BCPZ-R2
- ADCLK914BCPZ-WP
- ADCLK925BCPZ-R7
- ADCLK944BCPZ-R2
- ADCLK944BCPZ-R7
- ADCLK944BCPZ-WP
- ADN4670BCPZ
- ADN4670BCPZ-REEL7
- CDC1104RVKR
- CDC111FN
- CDC204DW
- CDC204DWG4
- CDC208DW
- CDC208DWR
- CDC208NS
- CDC208NSR
- CDC2351DB
- CDC2351DBR
- CDC2351DW
- CDC2351DWR
- CDC2351DWRG4
- CDC2351MDBREP
- CDC2351QDB
- CDC2351QDBG4
- CDC2351QDBR
- CDC2351QDBRG4
- CDC318ADL