您好,欢迎来到知芯网
  • 封装:40-VFQFN 裸露焊盘
  • RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
  • 包装方式:带卷 (TR)
  • 参考价格:$6.4

更新日期:2024-04-01 00:04:00

产品简介:低抖动双通道 1:6 通用至 LVDS 缓冲器

查看详情
  • 封装:40-VFQFN 裸露焊盘
  • RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
  • 包装方式:带卷 (TR)
  • 参考价格:$6.4

CDCLVD2106RHAR 供应商

  • 公司
  • 型号
  • 品牌
  • 封装/批号
  • 数量
  • 地区
  • 日期
  • 说明
  • 询价

CDCLVD2106RHAR 中文资料属性参数

  • 标准包装:2,500
  • 类别:集成电路 (IC)
  • 家庭:时钟/计时 - 时钟缓冲器,驱动器
  • 系列:-
  • 类型:扇出缓冲器(分配)
  • 电路数:2
  • 比率 - 输入:输出:1:6
  • 差分 - 输入:输出:是/是
  • 输入:LVCMOS,LVDS,LVPECL
  • 输出:LVDS
  • 频率 - 最大:800MHz
  • 电源电压:2.375 V ~ 2.625 V
  • 工作温度:-40°C ~ 85°C
  • 安装类型:表面贴装
  • 封装/外壳:40-VFQFN 裸露焊盘
  • 供应商设备封装:40-VQFN-EP(6x6)
  • 包装:带卷 (TR)

产品特性

  • Dual 1:6 Differential Buffer
  • Low Additive Jitter: <300 fs rms in 10 kHz – 20 MHz
  • Low Within Bank Output Skew of 45 ps (Max)
  • Universal Inputs Accept LVDS, LVPECL, LVCMOS
  • One Input Dedicated for Six Outputs
  • Total of 12 LVDS Outputs, ANSI EIA/TIA-644A Standard Compatible
  • Clock Frequency up to 800 MHz
  • 2.375–2.625 V Device Power Supply
  • LVDS Reference Voltage, VAC_REF, Available for Capacitive Coupled Inputs
  • Industrial Temperature Range –40°C to 85°C
  • Packaged in 6 mm × 6 mm 40-pin QFN (RHA)
  • ESD Protection Exceeds 3-kV HBM, 1-kV CDM
  • APPLICATIONS Telecommunications/Networking Medical Imaging Test and Measurement Equipment Wireless Communications General Purpose Clocking
  • Telecommunications/Networking
  • Medical Imaging
  • Test and Measurement Equipment
  • Wireless Communications
  • General Purpose Clocking

产品概述

The CDCLVD2106 clock buffer distributes two clock inputs (IN0, IN1) to a total of 12 pairs of differential LVDS clock outputs (OUT0, OUT11). Each buffer block consists of one input and 6 LVDS outputs. The inputs can either be LVDS, LVPECL, or LVCMOS.The CDCLVD2106 is specifically designed for driving 50-Ω transmission lines. In case of driving the inputs in single ended mode, the appropriate bias voltage (VAC_REF) should be applied to the unused negative input pin.Using the control pin (EN), outputs can be either disabled or enabled. If the EN pin is left open two buffers with all outputs are enabled, if switched to a logical "0" both buffers with all outputs are disabled (static logical "0"), if switched to a logical "1", one buffer with six outputs is disabled and another buffer with six outputs is enabled. The part supports a fail safe function. It incorporates an input hysteresis, which prevents random oscillation of the outputs in absence of an input signal.The device operates in 2.5V supply environment and is characterized from –40°C to 85°C (ambient temperature). The CDCLVD2106 is packaged in small 40-pin, 6-mm × 6-mm QFN package.

CDCLVD2106RHAR 电路图

CDCLVD2106RHAR 电路图

CDCLVD2106RHAR 电路图

IC 索引: A B C D E F G H I J K L M N O P Q R S T U V W X Y Z 0 1 2 3 4 5 6 7 8 9