- 封装:28-VFQFN 裸露焊盘
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:Digi-Reel®
- 参考价格:$10.672-$9.706
更新日期:2024-04-01 00:04:00
产品简介:低抖动双通道 1:4 通用至 LVDS 缓冲器
查看详情- 封装:28-VFQFN 裸露焊盘
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:Digi-Reel®
- 参考价格:$10.672-$9.706
CDCLVD2104RHDT 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
原厂原装
22+ -
3288
-
上海市
-
-
-
一级代理原装
-
Texas Instruments
-
-
23+ -
8000
-
上海市
-
-
-
原厂原装假一赔十
-
TI(德州仪器)
-
VQFN-28(5x5)
2022+ -
12000
-
上海市
-
-
-
原装可开发票
CDCLVD2104RHDT 中文资料属性参数
- 标准包装:1
- 类别:集成电路 (IC)
- 家庭:时钟/计时 - 时钟缓冲器,驱动器
- 系列:-
- 类型:扇出缓冲器(分配)
- 电路数:2
- 比率 - 输入:输出:1:4
- 差分 - 输入:输出:是/是
- 输入:LVCMOS,LVDS,LVPECL
- 输出:LVDS
- 频率 - 最大:800MHz
- 电源电压:2.375 V ~ 2.625 V
- 工作温度:-40°C ~ 85°C
- 安装类型:表面贴装
- 封装/外壳:28-VFQFN 裸露焊盘
- 供应商设备封装:28-VQFN-EP(5x5)
- 包装:®
- 其它名称:296-27839-6
产品特性
- Dual 1:4 Differential Buffer
- Low Additive Jitter <300 fs, RMS in 10 kHz to 20 MHz
- Low Within Bank Output Skew of 35ps (Max)
- Universal Inputs Accept LVDS, LVPECL, LVCMOS
- One Input Dedicated for Four Output Buffers
- 8 LVDS Outputs, ANSI EIA/TIA-644A Standard Compatible
- Clock Frequency up to 800 MHz
- 2.375–2.625V Device Power Supply
- LVDS Reference Voltage, VAC_REF, Available for Capacitive Coupled Inputs
- Industrial Temperature Range –40°C to 85°C
- Packaged in 5mm × 5mm 28-Pin QFN (RHD)
- ESD Protection Exceeds 3 kV HBM, 1 kV CDM
- APPLICATIONS Telecommunications/NetworkingMedical Imaging Test and Measurement EquipmentWireless CommunicationsGeneral Purpose Clocking
- Telecommunications/Networking
- Medical Imaging
- Test and Measurement Equipment
- Wireless Communications
- General Purpose Clocking
产品概述
The CDCLVD2104 clock buffer distributes two clock inputs (IN0, IN1) to a total of 8 pairs of differential LVDS clock outputs (OUT0, OUT7). Each buffer block consists of one input and 4 LVDS outputs. The inputs can either be LVDS, LVPECL, or LVCMOS.The CDCLVD2104 is specifically designed for driving 50- transmission lines. If the input is in single ended mode, the appropriate bias voltage (VAC_REF) should be applied to the unused negative input pin. Using the control pin (EN), outputs can be either disabled or enabled. If the EN pin is left open two buffers with all outputs are enabled, if switched to a logical "0" both buffers with all outputs are disabled (static logical “0”), if switched to a logical "1", one buffer with four outputs is disabled and another buffer with four outputs is enabled. The part supports a fail safe function. It incorporates an input hysteresis, which prevents random oscillation of the outputs in absence of an input signal. The device operates in 2.5V supply environment and is characterized from –40°C to 85°C (ambient temperature). The CDCLVD2104 is packaged in small 28-pin, 5-mm × 5-mm QFN package.
CDCLVD2104RHDT 数据手册
数据手册 | 说明 | 数量 | 操作 |
---|---|---|---|
![]() |
Clock Fanout Buffer (Distribution) IC 800MHz 28-VFQFN Exposed Pad |
21页,938K | 查看 |
CDCLVD2104RHDT 相关产品
- ADCLK854BCPZ
- ADCLK907BCPZ-R2
- ADCLK907BCPZ-R7
- ADCLK914BCPZ-R2
- ADCLK914BCPZ-WP
- ADCLK925BCPZ-R7
- ADCLK944BCPZ-R2
- ADCLK944BCPZ-R7
- ADCLK944BCPZ-WP
- ADN4670BCPZ
- ADN4670BCPZ-REEL7
- CDC1104RVKR
- CDC111FN
- CDC204DW
- CDC204DWG4
- CDC208DW
- CDC208DWR
- CDC208NS
- CDC208NSR
- CDC2351DB
- CDC2351DBR
- CDC2351DW
- CDC2351DWR
- CDC2351DWRG4
- CDC2351MDBREP
- CDC2351QDB
- CDC2351QDBG4
- CDC2351QDBR
- CDC2351QDBRG4
- CDC318ADL