您好,欢迎来到知芯网
  • 封装:16-VFQFN 裸露焊盘
  • RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
  • 包装方式:Digi-Reel®
  • 参考价格:$6.303-$8.51

更新日期:2024-04-01 00:04:00

产品简介:低抖动 2 路输入可选 1:4 通用至 LVDS 缓冲器

查看详情
  • 封装:16-VFQFN 裸露焊盘
  • RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
  • 包装方式:Digi-Reel®
  • 参考价格:$6.303-$8.51

CDCLVD1204RGTT 供应商

  • 公司
  • 型号
  • 品牌
  • 封装/批号
  • 数量
  • 地区
  • 日期
  • 说明
  • 询价

CDCLVD1204RGTT 中文资料属性参数

  • 标准包装:1
  • 类别:集成电路 (IC)
  • 家庭:时钟/计时 - 时钟缓冲器,驱动器
  • 系列:-
  • 类型:扇出缓冲器(分配),多路复用器
  • 电路数:1
  • 比率 - 输入:输出:2:4
  • 差分 - 输入:输出:是/是
  • 输入:LVCMOS,LVDS,LVPECL
  • 输出:LVDS
  • 频率 - 最大:800MHz
  • 电源电压:2.375 V ~ 2.625 V
  • 工作温度:-40°C ~ 85°C
  • 安装类型:表面贴装
  • 封装/外壳:16-VFQFN 裸露焊盘
  • 供应商设备封装:16-QFN-EP(3x3)
  • 包装:®
  • 其它名称:296-27611-6

产品特性

  • 2:4 Differential Buffer
  • Low Additive Jitter: <300 fs RMS in 10-kHz to 20-MHz
  • Low Output Skew of 20 ps (Maximum)
  • Universal Inputs Accept LVDS, LVPECL, and LVCMOS
  • Selectable Clock Inputs Through Control Pin
  • 4 LVDS Outputs, ANSI EAI/TIA-644A Standard Compatible
  • Clock Frequency: Up to 800 MHz
  • Device Power Supply: 2.375 V to 2.625 V
  • LVDS Reference Voltage, VAC_REF, Available for Capacitive Coupled Inputs
  • Industrial Temperature Range: –40°C to 85°C
  • Packaged in 3 mm × 3 mm, 16-Pin VQFN (RGT)
  • ESD Protection Exceeds 3 kV HBM, 1 kV CDM
  • APPLICATIONS Telecommunications and Networking Medical Imaging Test and Measurement Equipment Wireless Communications General Purpose Clocking
  • Telecommunications and Networking
  • Medical Imaging
  • Test and Measurement Equipment
  • Wireless Communications
  • General Purpose Clocking

产品概述

The CDCLVD1204 clock buffer distributes one of two selectable clock inputs (IN0 and IN1) to 4 pairs of differential LVDS clock outputs (OUT0 through OUT3) with minimum skew for clock distribution. The CDCLVD1204 can accept two clock sources into an input multiplexer. The inputs can either be LVDS, LVPECL, or LVCMOS.The CDCLVD1204 is specifically designed for driving 50-Ω transmission lines. In case of driving the inputs in single ended mode, the appropriate bias voltage, VAC_REF, must be applied to the unused negative input pin.The IN_SEL pin selects the input which is routed to the outputs. If this pin is left open, it disables the outputs (static). The part supports a fail safe function. The device incorporates an input hysteresis which prevents random oscillation of the outputs in the absence of an input signal.The device operates in 2.5-V supply environment and is characterized from –40°C to 85°C (ambient temperature). The CDCLVD1204 is packaged in small, 16-pin, 3-mm × 3-mm VQFN package.

CDCLVD1204RGTT 电路图

CDCLVD1204RGTT 电路图

CDCLVD1204RGTT 电路图

IC 索引: A B C D E F G H I J K L M N O P Q R S T U V W X Y Z 0 1 2 3 4 5 6 7 8 9