- 封装:32-VFQFN 裸露焊盘
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:Digi-Reel®
- 参考价格:$11.9-$15.44
更新日期:2024-04-01
产品简介:通过超小偏斜实现时钟分配且频率高达 1100MHz 的 1:10 LVDS 时钟缓冲器
查看详情- 封装:32-VFQFN 裸露焊盘
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:Digi-Reel®
- 参考价格:$11.9-$15.44
CDCLVD110ARHBT 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
原厂原装
22+ -
3288
-
上海市
-
-
-
一级代理原装
-
TI(德州仪器)
-
VQFN-32
2022+ -
12000
-
上海市
-
-
-
原装可开发票
-
TI
-
TSSOP
23+ -
46000
-
合肥
-
-
-
科大讯飞战略投资企业,提供一站式配套服务
CDCLVD110ARHBT 中文资料属性参数
- 标准包装:1
- 类别:集成电路 (IC)
- 家庭:时钟/计时 - 时钟缓冲器,驱动器
- 系列:-
- 类型:扇出缓冲器(分配),多路复用器
- 电路数:1
- 比率 - 输入:输出:2:10
- 差分 - 输入:输出:是/是
- 输入:LVDS
- 输出:LVDS
- 频率 - 最大:1.1GHz
- 电源电压:2.375 V ~ 2.625 V
- 工作温度:-40°C ~ 85°C
- 安装类型:表面贴装
- 封装/外壳:32-VFQFN 裸露焊盘
- 供应商设备封装:32-QFN 裸露焊盘(5x5)
- 包装:®
- 其它名称:296-23857-6
产品特性
- Low-Output Skew <30 ps (Typical) for Clock-Distribution Applications
- Distributes One Differential Clock Input to 10 LVDS Differential Clock Outputs
- VCC Range: 2.5 V ±5%
- Typical Signaling Rate Capability of Up to 1.1 GHz
- Configurable Register (SI/CK) Individually Enables Disables Outputs, Selectable CLK0, CLK0 or CLK1, CLK1 Inputs
- Full Rail-to-Rail Common-Mode Input Range
- Receiver Input Threshold: ±100 mV
- Available in 32-Pin LQFP and VQFN Package
- Fail-Safe I/O-Pins for VDD = 0 V (Power Down)
产品概述
The CDCLVD110A clock driver distributes one pair of differential LVDS clock inputs
(either CLK0 or CLK1) to 10 pairs of differential clock outputs (Q0 to Q9) with minimum skew for
clock distribution. The CDCLVD110A is specifically designed to drive 50-Ω transmission
lines.When the control enable is high (EN = 1), the 10 differential outputs are programmable in
that each output can be individually enabled or disabled
(3-stated) according to the first 10 bits loaded into the shift register. Once the shift
register is loaded, the last bit selects either CLK0 or CLK1 as the clock input. However, when EN =
0, the outputs are not programmable and all outputs are enabled. The CDCLVD110A has an improved start-up circuit that minimizes enabling time in AC- and
DC-coupled systems.The CDCLVD110A is characterized for operation from –40°C to 85°C.
CDCLVD110ARHBT 数据手册
数据手册 | 说明 | 数量 | 操作 |
---|---|---|---|
![]() |
Clock Fanout Buffer (Distribution), Multiplexer IC 1.1GHz 32-VFQFN Exposed Pad |
18页,851K | 查看 |
CDCLVD110ARHBT 电路图

CDCLVD110ARHBT 电路图
CDCLVD110ARHBT 相关产品
- ADCLK854BCPZ
- ADCLK907BCPZ-R2
- ADCLK907BCPZ-R7
- ADCLK914BCPZ-R2
- ADCLK914BCPZ-WP
- ADCLK925BCPZ-R7
- ADCLK944BCPZ-R2
- ADCLK944BCPZ-R7
- ADCLK944BCPZ-WP
- ADN4670BCPZ
- ADN4670BCPZ-REEL7
- CDC1104RVKR
- CDC111FN
- CDC204DW
- CDC204DWG4
- CDC208DW
- CDC208DWR
- CDC208NS
- CDC208NSR
- CDC2351DB
- CDC2351DBR
- CDC2351DW
- CDC2351DWR
- CDC2351DWRG4
- CDC2351MDBREP
- CDC2351QDB
- CDC2351QDBG4
- CDC2351QDBR
- CDC2351QDBRG4
- CDC318ADL