您好,欢迎来到知芯网
  • 封装:16-DIP(0.300",7.62mm)
  • RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
  • 包装方式:管件
  • 参考价格:$0.2288-$0.7

更新日期:2024-04-01 00:04:00

产品简介:具有地址锁存器的高速 CMOS 逻辑 3 线至 8 线解码器/多路信号分离器

查看详情
  • 封装:16-DIP(0.300",7.62mm)
  • RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
  • 包装方式:管件
  • 参考价格:$0.2288-$0.7

CD74HC237E 供应商

  • 公司
  • 型号
  • 品牌
  • 封装/批号
  • 数量
  • 地区
  • 日期
  • 说明
  • 询价

CD74HC237E 中文资料属性参数

  • 标准包装:25
  • 类别:集成电路 (IC)
  • 家庭:逻辑 - 信号开关,多路复用器,解码器
  • 系列:74HC
  • 类型:解码器/多路分解器
  • 电路:1 x 3:8
  • 独立电路:1
  • 输出电流高,低:5.2mA,5.2mA
  • 电压电源:单电源
  • 电源电压:2 V ~ 6 V
  • 工作温度:-55°C ~ 125°C
  • 安装类型:通孔
  • 封装/外壳:16-DIP(0.300",7.62mm)
  • 供应商设备封装:16-PDIP
  • 包装:管件

产品特性

  • Select One of Eight Data Outputs Active Low for CD74HC137 and CD74HCT137 Active High for ’HC237 and CD74HCT237
  • Active Low for CD74HC137 and CD74HCT137
  • Active High for ’HC237 and CD74HCT237
  • I/O Port or Memory Selector
  • Two Enable Inputs to Simplify Cascading
  • Typical Propagation Delay of 13ns at VCC = 5V, 15pF, TA = 25°C (CD74HC237)
  • Fanout (Over Temperature Range) Standard Outputs. . . . 10 LSTTL Loads Bus Driver Outputs. . . . 15 LSTTL Loads
  • Standard Outputs. . . . 10 LSTTL Loads
  • Bus Driver Outputs. . . . 15 LSTTL Loads
  • Wide Operating Temperature Range . . . –55°C to 125°C
  • Balanced Propagation Delay and Transition Times
  • Significant Power Reduction Compared to LSTTL Logic ICs
  • HC Types 2V to 6V Operation High Noise Immunity: NIL = 30%, NIH = 30%, of VCC at VCC = 5V
  • 2V to 6V Operation
  • High Noise Immunity: NIL = 30%, NIH = 30%, of VCC at VCC = 5V
  • 4.5V to 5.5V Operation
  • Direct LSTTL Input Logic Compatibility, VIL = 0.8V (Max), VIH = 2V (Min)
  • CMOS Input Compatibility, Il 1µA at VOL, VOH

产品概述

The CD74HC137, CD74HCT137, ’HC237, and CD74HCT237 are high speed silicon gate CMOS decoders well suited to memory address decoding or data routing applications. Both circuits feature low power consumption usually associated with CMOS circuitry, yet have speeds comparable to low power Schottky TTL logic.Both circuits have three binary select inputs (A0, A1 and A2) that can be latched by an active High Latch Enable (LE) signal to isolate the outputs from select-input changes. A "Low" LE makes the output transparent to the input and the circuit functions as a one-of-eight decoder. Two Output Enable inputs (OE\1 and OE0) are provided to simplify cascading and to facilitate demultiplexing. The demultiplexing function is accomplished by using the A0, A1, A2 inputs to select the desired output and using one of the other Output Enable inputs as the data input while holding the other Output Enable input in its active state. In the CD74HC137 and CD74HCT137 the selected output is a "Low"; in the ’HC237 and CD74HCT237 the selected output is a "High".

IC 索引: A B C D E F G H I J K L M N O P Q R S T U V W X Y Z 0 1 2 3 4 5 6 7 8 9