- 封装:16-SOIC(0.154",3.90mm 宽)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:Digi-Reel®
- 参考价格:$0.18725-$0.52
更新日期:2024-04-01
产品简介:汽车类 CMOS 8 级静态移位寄存器
查看详情- 封装:16-SOIC(0.154",3.90mm 宽)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:Digi-Reel®
- 参考价格:$0.18725-$0.52
CD4021BQDRQ1 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
原厂原装
22+ -
3288
-
上海市
-
-
-
一级代理原装
-
TI(德州仪器)
-
SOP-16
2022+ -
12000
-
上海市
-
-
-
原装可开发票
CD4021BQDRQ1 中文资料属性参数
- 标准包装:1
- 类别:集成电路 (IC)
- 家庭:逻辑 - 移位寄存器
- 系列:4000B
- 逻辑类型:移位寄存器
- 输出类型:标准
- 元件数:1
- 每个元件的位元数:8
- 功能:并行或串行至串行
- 电源电压:3 V ~ 18 V
- 工作温度:-40°C ~ 125°C
- 安装类型:表面贴装
- 封装/外壳:16-SOIC(0.154",3.90mm 宽)
- 供应商设备封装:16-SOIC N
- 包装:®
- 其它名称:296-27439-6
产品特性
- Qualified for Automotive Applications
- Medium-Speed Operation: 12-MHz (Typ) Clock Rate at VDD – VSS = 10 V
- Fully Static Operation
- Eight Master-Slave Flip-Flops Plus Output Buffering and Control Gating
- 100% Tested for Quiescent Current at 20 V
- Maximum Input Current of 1 µA at 18 V Over Full Package-Temperature Range: 100 nA at 18 V and 25°C
- Noise Margin (Full Package-Temperature Range): 1 V at VDD = 5 V 2 V at VDD = 10 V 2.5 V at VDD = 15 V
- 1 V at VDD = 5 V
- 2 V at VDD = 10 V
- 2.5 V at VDD = 15 V
- Standardized Symmetrical Output Characteristics
- 5-V, 10-V, and 15-V Parametric Ratings
- Meets All Requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of B Series CMOS Devices"
- Latch-Up Performance Meets 50 mA per JESD 78, Class I
- APPLICATIONS Parallel Input/Serial Output Data Queuing Parallel-to-Serial Data Conversion General-Purpose Register
- Parallel Input/Serial Output Data Queuing
- Parallel-to-Serial Data Conversion
- General-Purpose Register
产品概述
CD4021B series types are 8-stage parallel- or serial-input/serial output registers having common CLOCK and PARALLEL/SERIAL CONTROL inputs, a single SERIAL data input, and individual parallel "JAM" inputs to each register stage. Each register stage is a D-type, master-slave flip-flop. In addition to an output from stage 8, "Q" outputs are also available from stages 6 and 7. Parallel as well as serial entry is made into the register synchronously with the positive clock line transition in the CD4014B. In the CD4021B serial entry is synchronous with the clock but parallel entry is asynchronous. In both types, entry is controlled by the PARALLEL/SERIAL CONTROL input. When the PARALLEL/SERIAL CONTROL input is low, data is serially shifted into the 8-stage register synchronously with the positive transition of the clock line. When the PARALLEL/SERIAL CONTROL input is high, data is jammed into the 8-stage register via the parallel input lines and synchronous with the positive transition of the clock line. In the CD4021B, the CLOCK input of the internal stage is "forced" when asynchronous parallel entry is made. Register expansion using multiple packages is permitted.The CD4021B series types are supplied in 16-lead hermetic dual-in-line ceramic packages (D and F suffixes), 16-lead dual-in-line plastic packages (E suffix), and in chip form (H suffix).
CD4021BQDRQ1 相关产品
- 100336QC
- 74AC299SCX
- 74AHC164PW,118
- 74HC164PW,118
- 74HC165D,653
- 74HC4094PW,118
- 74HC595D,118
- 74HC595N,112
- 74HC597D,653
- 74HCT164D,653
- 74HCT165D,652
- 74HCT4015N,112
- 74HCT4094D,112
- 74HCT4094D,118
- 74HCT595N,112
- 74LV164D,118
- 74LV165PW,118
- 74LV595PW,112
- CD4014BE
- CD4014BM96
- CD4014BPWR
- CD4015BE
- CD4015BM96
- CD4015BM96G4
- CD4015BPWR
- CD40194BE
- CD4021BE
- CD4021BM96
- CD4021BM96E4
- CD4021BPWR