- 封装:24-SSOP(0.209",5.30mm 宽)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:Digi-Reel®
- 参考价格:$0.59675-$1.39
更新日期:2024-04-01 00:04:00
产品简介:具有三态输出的 10 位总线接口触发器
查看详情- 封装:24-SSOP(0.209",5.30mm 宽)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:Digi-Reel®
- 参考价格:$0.59675-$1.39
SN74LVC821ADBR 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
原厂原装
22+ -
3288
-
上海市
-
-
-
一级代理原装
-
TI(德州仪器)
-
SSOP-24
2022+ -
12000
-
上海市
-
-
-
原装可开发票
SN74LVC821ADBR 中文资料属性参数
- 标准包装:1
- 类别:集成电路 (IC)
- 家庭:逻辑 - 触发器
- 系列:74LVC
- 功能:标准
- 类型:D 型总线
- 输出类型:三态非反相
- 元件数:1
- 每个元件的位元数:10
- 频率 - 时钟:150MHz
- 延迟时间 - 传输:2.2ns
- 触发器类型:正边沿
- 输出电流高,低:24mA,24mA
- 电源电压:1.65 V ~ 3.6 V
- 工作温度:-40°C ~ 85°C
- 安装类型:表面贴装
- 封装/外壳:24-SSOP(0.209",5.30mm 宽)
- 包装:®
- 其它名称:296-8539-6
产品特性
- Operates From 1.65 V to 3.6 V
- Inputs Accept Voltages to 5.5 V
- Max tpd of 7.3 ns at 3.3 V
- Typical VOLP (Output Ground Bounce) <0.8 V at VCC = 3.3 V, TA = 25°C
- Typical VOHV (Output VOH Undershoot) >2 V at VCC = 3.3 V, TA = 25°C
- Supports Mixed-Mode Signal Operation on All Ports (5-V Input/Output Voltage With 3.3-V VCC)
- Ioff Supports Partial-Power-Down Mode Operation
- Latch-Up Performance Exceeds 250 mA Per JESD 17
- ESD Protection Exceeds JESD 22 2000-V Human-Body Model (A114-A)
- 2000-V Human-Body Model (A114-A)
产品概述
This 10-bit bus-interface flip-flop is designed for 1.65-V to 3.6-V VCC operation.The SN74LVC821A features 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. This device is particularly suitable for implementing wider buffer registers, I/O ports, bidirectional bus drivers with parity, and working registers.The ten flip-flops are edge-triggered D-type flip-flops. On the positive transition of the clock (CLK) input, the device provides true data at the Q outputs.A buffered output-enable (OE)\ input can be used to place the ten outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components.OE\ does not affect the internal operations of the latch. Previously stored data can be retained or new data can be entered while the outputs are in the high-impedance state.Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of this device as a translator in a mixed 3.3-V/5-V system environment.This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.To ensure the high-impedance state during power up or power down, OE\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
SN74LVC821ADBR 数据手册
数据手册 | 说明 | 数量 | 操作 |
---|---|---|---|
![]() |
10-Bit Bus-Interface Flip-Flop With 3-State Outputs 24-SSOP -40 to 85 |
16页,469K | 查看 |
SN74LVC821ADBR 相关产品
- 100331QC
- 100351QC
- 74ABT374CSCX
- 74AC11074D
- 74AC11074DR
- 74AC11074N
- 74AC11074PWR
- 74AC16374DLR
- 74AC273MTCX
- 74AC74MTR
- 74AC74SCX
- 74ACT11074D
- 74ACT11074DBR
- 74ACT11074N
- 74ACT11074NSR
- 74ACT11374DWR
- 74ACT16374DLR
- 74ACT16374DLRG4
- 74ACT16823DLR
- 74ACT574SJ
- 74ACT74MTCX
- 74ACT74TTR
- 74AHC1G79GV,125
- 74AHC377PW,118
- 74AHC574PW,118
- 74AHCT273PW,118
- 74AVC16722DGGRE4
- 74F175SCX
- 74F374SCX
- 74HC112PW,118