- 封装:*
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:*
- 参考价格:$0.20125-$0.56
更新日期:2024-04-01 00:04:00
产品简介:汽车类具有三态输出的八路透明 D 级锁存器
查看详情- 封装:*
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:*
- 参考价格:$0.20125-$0.56
SN74LVC573AQPWRQ1 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
原厂原装
22+ -
3288
-
上海市
-
-
-
一级代理原装
-
TI(德州仪器)
-
TSSOP-20
2022+ -
12000
-
上海市
-
-
-
原装可开发票
SN74LVC573AQPWRQ1 中文资料属性参数
- 标准包装:1
- 类别:集成电路 (IC)
- 家庭:逻辑 - 锁销
- 系列:74LVC
- 逻辑类型:D 型透明锁存器
- 电路:8:8
- 输出类型:三态
- 电源电压:2 V ~ 3.6 V
- 独立电路:1
- 延迟时间 - 传输:1ns
- 输出电流高,低:24mA,24mA
- 工作温度:-40°C ~ 125°C
- 安装类型:*
- 封装/外壳:*
- 供应商设备封装:*
- 包装:*
- 其它名称:296-31919-6
产品特性
- Qualified for Automotive Applications
- ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)
- Operates From 2 V to 3.6 V
- Inputs Accept Voltages to 5.5 V
- Max tpd of 6.9 ns at 3.3 V
- Typical VOLP (Output Ground Bounce) < 0.8 V at VCC = 3.3 V, TA = 25°C
- Typical VOHV (Output VOH Undershoot) > 2 V at VCC = 3.3 V, TA = 25°C
- Supports Mixed-Mode Signal Operation on All Ports (5-V Input/Output Voltage With 3.3-V VCC)
- Ioff Supports Partial-Power-Down Mode Operation
产品概述
The SN74LVC573A octal transparent D-type latch is designed for 2.7-V to 3.6-V VCC operation.This device features 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. It is particularly suitable for implementing buffer registers, input/output (I/O) ports, bidirectional bus drivers, and working registers.While the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the logic levels at the D inputs.A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components.OE does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of this device as a translator in a mixed 3.3-V/5-V system environment.
SN74LVC573AQPWRQ1 数据手册
数据手册 | 说明 | 数量 | 操作 |
---|---|---|---|
![]() |
D-Type Transparent Latch 1 Channel 8:8 IC Tri-State 20-TSSOP |
15页,1.01M | 查看 |
SN74LVC573AQPWRQ1 相关产品
- 74ABT16373ADGGRE4
- 74ABT16373ADGGRG4
- 74ABT373AD,118
- 74ABT573CMTCX
- 74AC16373DLR
- 74AC373PC
- 74ACT11373DBR
- 74ACT11373DWR
- 74ACT16373DLR
- 74ACT16373DLRG4
- 74ACT16841DL
- 74ACT373SCX
- 74ACT841SCX
- 74AHCT573PW,118
- 74ALVC373BQ,115
- 74ALVCH16373DGGRG4
- 74F573SJX
- 74HC259D,652
- 74HC259D,653
- 74HC373D,652
- 74HC573D,652
- 74HC573PW,118
- 74HCT373PW,118
- 74HCT573D,652
- 74LV573PW,118
- 74LVC16373ADGG,118
- 74LVC16373ADGGRG4
- 74LVC16373ADGVRE4
- 74LVC1G373DBVRE4
- 74LVC1G373DCKRE4