您好,欢迎来到知芯网
  • 封装:14-DIP(0.300",7.62mm)
  • RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
  • 包装方式:管件
  • 参考价格:$0.8125-$2.02

更新日期:2024-04-01 00:04:00

产品简介:具有清零功能的双通道 J-K 触发器

查看详情
  • 封装:14-DIP(0.300",7.62mm)
  • RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
  • 包装方式:管件
  • 参考价格:$0.8125-$2.02

SN74LS73AN 供应商

  • 公司
  • 型号
  • 品牌
  • 封装/批号
  • 数量
  • 地区
  • 日期
  • 说明
  • 询价

SN74LS73AN 中文资料属性参数

  • 标准包装:25
  • 类别:集成电路 (IC)
  • 家庭:逻辑 - 触发器
  • 系列:74LS
  • 功能:主复位
  • 类型:JK 型
  • 输出类型:差分
  • 元件数:2
  • 每个元件的位元数:1
  • 频率 - 时钟:45MHz
  • 延迟时间 - 传输:15ns
  • 触发器类型:负边沿
  • 输出电流高,低:400µA, 8mA
  • 电源电压:4.75 V ~ 5.25 V
  • 工作温度:0°C ~ 70°C
  • 安装类型:通孔
  • 封装/外壳:14-DIP(0.300",7.62mm)
  • 包装:管件
  • 其它名称:296-26520-5SN74LS73AN-ND

产品特性

  • Package Options Include Plastic “Small Outline" Packages, Flat Packages, and Plastic and Ceramic DIPs
  • Dependable Texas Instruments Quality and Reliability

产品概述

The '73, and 'H73, contain two independent J-K flip-flops with individual J-K, clock, and direct clear inputs. The '73, and 'H73, are positive pulse-triggered flip-flops. J-K input is loaded into the master while the clock is high and transferred to the slave on the high-to-low transition. For these devices the J and K inputs must be stable while the clock is high. The 'LS73A contains two independent negative-edge-triggered flip-flops. The J and K inputs must be stable one setup time prior to the high-to-low clock transition for predictable operation. When the clear is low, it overrides the clock and data inputs forcing the Q output low and the Q\ output high. The SN5473, SN54H73, and the SN54LS73A are characterized for operation over the full military temperature range of -55°C to 125°C. The SN7473, and the SN74LS73A are characterized for operation from 0°C to 70°C.  

SN74LS73AN 数据手册

数据手册 说明 数量 操作
SN74LS73AN

Dual J-K Flip-Flops with Clear 14-PDIP 0 to 70

22页,855K 查看
SN74LS73ANE4

Dual J-K Flip-Flops with Clear 14-PDIP 0 to 70

22页,855K 查看

IC 索引: A B C D E F G H I J K L M N O P Q R S T U V W X Y Z 0 1 2 3 4 5 6 7 8 9