您好,欢迎来到知芯网
  • 封装:*
  • RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
  • 包装方式:*
  • 参考价格:$0.396-$0.99

更新日期:2024-04-01 00:04:00

产品简介:具有三态输出的八路 D 类透明锁存器

查看详情
  • 封装:*
  • RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
  • 包装方式:*
  • 参考价格:$0.396-$0.99

SN74LS373NSR 供应商

  • 公司
  • 型号
  • 品牌
  • 封装/批号
  • 数量
  • 地区
  • 日期
  • 说明
  • 询价

SN74LS373NSR 中文资料属性参数

  • 标准包装:1
  • 类别:集成电路 (IC)
  • 家庭:逻辑 - 锁销
  • 系列:74LS
  • 逻辑类型:D 型透明锁存器
  • 电路:8:8
  • 输出类型:三态
  • 电源电压:4.75 V ~ 5.25 V
  • 独立电路:1
  • 延迟时间 - 传输:12ns
  • 输出电流高,低:2.6mA,24mA
  • 工作温度:0°C ~ 70°C
  • 安装类型:*
  • 封装/外壳:*
  • 供应商设备封装:*
  • 包装:*
  • 其它名称:296-31857-6

产品特性

  • Choice of Eight Latches or Eight D-Type Flip-Flops in a Single Package
  • 3-State Bus-Driving Outputs
  • Full Parallel Access for Loading
  • Buffered Control Inputs
  • Clock-Enable Input Has Hysteresis to Improve Noise Rejection (’S373 and ’S374)
  • P-N-P Inputs Reduce DC Loading on Data Lines (’S373 and ’S374)

产品概述

These 8-bit registers feature 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. The high-impedance 3-state and increased high-logic-level drive provide these registers with the capability of being connected directly to and driving the bus lines in a bus-organized system without need for interface or pullup components. These devices are particularly attractive for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.The eight latches of the ’LS373 and ’S373 are transparent D-type latches, meaning that while the enable (C or CLK) input is high, the Q outputs follow the data (D) inputs. When C or CLK is taken low, the output is latched at the level of the data that was set up.The eight flip-flops of the ’LS374 and ’S374 are edge-triggered D-type flip-flops. On the positive transition of the clock, the Q outputs are set to the logic states that were set up at the D inputs.Schmitt-trigger buffered inputs at the enable/clock lines of the ’S373 and ’S374 devices simplify system design as ac and dc noise rejection is improved by typically 400 mV due to the input hysteresis. A buffered output-control (OC) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly.OC\ does not affect the internal operation of the latches or flip-flops. That is, the old data can be retained or new data can be entered, even while the outputs are off.

SN74LS373NSR 数据手册

数据手册 说明 数量 操作
SN74LS373NSR

OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS

24 Pages页,243K 查看
SN74LS373NSR

OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS

10 Pages页,243K 查看
SN74LS373NSRE4

OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS

24 Pages页,628K 查看
SN74LS373NSRG4

Octal D-type Transparent Latches with 3-state Outputs 20-SO 0 to 70

27页,818K 查看

IC 索引: A B C D E F G H I J K L M N O P Q R S T U V W X Y Z 0 1 2 3 4 5 6 7 8 9