- 封装:20-DIP(0.300",7.62mm)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:管件
- 参考价格:$0.312-$0.96
更新日期:2024-04-01 00:04:00
产品简介:具有三态输出的八路 D 类透明锁存器
查看详情- 封装:20-DIP(0.300",7.62mm)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:管件
- 参考价格:$0.312-$0.96
SN74LS373N 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
原厂原装
22+ -
3288
-
上海市
-
-
-
一级代理原装
-
TI
-
-
7 -
5000
-
杭州
-
-
-
原装正品现货
-
TI
-
*
21+ -
10000
-
杭州
-
-
-
只做原装现货,大量现货热卖
-
TI
-
-
2019+ -
5800
-
上海市
-
-
-
全新原装现货
-
TI(德州仪器)
-
DIP-20
2022+ -
1036
-
上海市
-
-
-
原装可开发票
-
TI
-
DIP-20
23+ -
15000
-
上海市
-
-
-
中国区代理原装进口特价
-
TI
-
DIP
21+ -
85
-
上海市
-
-
-
原装现货,品质为先,请来电垂询!
-
TI
-
20-DIP
23+ -
5800
-
上海市
-
-
-
进口原装现货,杜绝假货。
-
新
- -
18
-
台州
-
-
-
TI
-
-
2021+ -
28000
-
苏州
-
-
SN74LS373N 中文资料属性参数
- 标准包装:20
- 类别:集成电路 (IC)
- 家庭:逻辑 - 锁销
- 系列:74LS
- 逻辑类型:D 型透明锁存器
- 电路:8:8
- 输出类型:三态
- 电源电压:4.75 V ~ 5.25 V
- 独立电路:1
- 延迟时间 - 传输:12ns
- 输出电流高,低:2.6mA,24mA
- 工作温度:0°C ~ 70°C
- 安装类型:通孔
- 封装/外壳:20-DIP(0.300",7.62mm)
- 供应商设备封装:20-PDIP
- 包装:管件
- 其它名称:296-1660296-1660-5
产品特性
- Choice of Eight Latches or Eight D-Type Flip-Flops in a Single Package
- 3-State Bus-Driving Outputs
- Full Parallel Access for Loading
- Buffered Control Inputs
- Clock-Enable Input Has Hysteresis to Improve Noise Rejection (S373 and S374)
- P-N-P Inputs Reduce DC Loading on Data Lines (S373 and S374)
产品概述
These 8-bit registers feature 3-state outputs
designed specifically for driving highly capacitive
or relatively low-impedance loads. The
high-impedance 3-state and increased
high-logic-level drive provide these registers with
the capability of being connected directly to and
driving the bus lines in a bus-organized system
without need for interface or pullup components.
These devices are particularly attractive for
implementing buffer registers, I/O ports,
bidirectional bus drivers, and working registers.The eight latches of the LS373 and S373 are transparent D-type latches, meaning that while the enable (C or CLK) input is high, the Q outputs follow the data (D) inputs. When C or CLK is taken low, the output is latched at the level of the data that was set up.The eight flip-flops of the LS374 and S374 are edge-triggered D-type flip-flops. On the positive transition of the clock, the Q outputs are set to the logic states that were set up at the D inputs.Schmitt-trigger buffered inputs at the enable/clock lines of the S373 and S374 devices simplify system design as ac and dc noise rejection is improved by typically 400 mV due to the input hysteresis. A buffered output-control (OC) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly.OC\ does not affect the internal operation of the latches or flip-flops. That is, the old data can be retained or new data can be entered, even while the outputs are off.
SN74LS373N 数据手册
数据手册 | 说明 | 数量 | 操作 |
---|---|---|---|
![]() |
OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS |
24 Pages页,243K | 查看 |
![]() |
OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS |
10 Pages页,243K | 查看 |
![]() |
OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS |
24 Pages页,243K | 查看 |
![]() |
OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS |
10 Pages页,243K | 查看 |
![]() |
OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS |
24 Pages页,628K | 查看 |
![]() |
Octal D-type Transparent Latches with 3-state Outputs 20-SO 0 to 70 |
27页,818K | 查看 |
SN74LS373N 相关产品
- 74ABT16373ADGGRE4
- 74ABT16373ADGGRG4
- 74ABT373AD,118
- 74ABT573CMTCX
- 74AC16373DLR
- 74AC373PC
- 74ACT11373DBR
- 74ACT11373DWR
- 74ACT16373DLR
- 74ACT16373DLRG4
- 74ACT16841DL
- 74ACT373SCX
- 74ACT841SCX
- 74AHCT573PW,118
- 74ALVC373BQ,115
- 74ALVCH16373DGGRG4
- 74F573SJX
- 74HC259D,652
- 74HC259D,653
- 74HC373D,652
- 74HC573D,652
- 74HC573PW,118
- 74HCT373PW,118
- 74HCT573D,652
- 74LV573PW,118
- 74LVC16373ADGG,118
- 74LVC16373ADGGRG4
- 74LVC16373ADGVRE4
- 74LVC1G373DBVRE4
- 74LVC1G373DCKRE4