您好,欢迎来到知芯网
  • 封装:16-DIP(0.300",7.62mm)
  • RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
  • 包装方式:管件
  • 参考价格:$0.5824-$1.59

更新日期:2024-04-01 00:04:00

产品简介:具有三态输出的 4 位 D 类寄存器

查看详情
  • 封装:16-DIP(0.300",7.62mm)
  • RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
  • 包装方式:管件
  • 参考价格:$0.5824-$1.59

SN74LS173AN 供应商

  • 公司
  • 型号
  • 品牌
  • 封装/批号
  • 数量
  • 地区
  • 日期
  • 说明
  • 询价

SN74LS173AN 中文资料属性参数

  • 标准包装:25
  • 类别:集成电路 (IC)
  • 家庭:逻辑 - 触发器
  • 系列:74LS
  • 功能:主复位
  • 类型:D 型总线
  • 输出类型:三态非反相
  • 元件数:1
  • 每个元件的位元数:4
  • 频率 - 时钟:35MHz
  • 延迟时间 - 传输:28ns
  • 触发器类型:正边沿
  • 输出电流高,低:5.2mA,16mA
  • 电源电压:4.75 V ~ 5.25 V
  • 工作温度:0°C ~ 70°C
  • 安装类型:通孔
  • 封装/外壳:16-DIP(0.300",7.62mm)
  • 包装:管件
  • 其它名称:296-33970-5SN74LS173AN-ND

产品特性

  • 3-State Outputs Interface Directly With System Bus
  • Gated Output-Control LInes for Enabling or Disabling the Outputs
  • Fully Independent Clock Virtually Eliminates Restrictions for Operating in One of Two Modes: Parallel Load Do Nothing (Hold)
  • Parallel Load
  • Do Nothing (Hold)
  • For Application as Bus Buffer Registers
  • Package Options Include Plastic Small-Outline (D) Packages, Ceramic Flat (W) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) DIPs

产品概述

The '173 and 'LS173A 4-bit registers include D-type flip-flops featuring totem-pole 3-state outputs capable of driving highly capacitive or relatively low-impedance loads. The high-impedance third state and increased high-logic-level drive provide these flip-flops with the capability of being connected directly to and driving the bus lines in a bus-organized system without need for interface or pull-up components. Up to 128 of the SN74173 or SN74LS173A outputs can be connected to a common bus and still drive two Series 54/74 or 54LS/74LS TTL normalized loads, respectively. Similarly, up to 49 of the SN54173 or SN54LS173A outputs can be connected to a common bus and drive one additional Series 54/74 or 54LS/74LS TTL normalized load, respectively. To minimize the possibility that two outputs will attempt to take a common bus to opposite logic levels, the output control circuitry is designed so that the average output disable times are shorter than the average output enable times. Gated enable inputs are provided on these devices for controlling the entry of data into the flip-flops. When both data-enable (G\1, G\2) inputs are low, data at the D inputs are loaded into their respective flip-flops on the next positive transition of the buffered clock input. Gate output-control (M, N) inputs also are provided. When both are low, the normal logic states (high or low levels) of the four outputs are available for driving the loads or bus lines. The outputs are disabled independently from the level of the clock by a high logic level at either output-control input. The outputs then present a high impedance and neither load nor drive the bus line. Detailed operation is given in the function table. The SN54173 and SN54LS173A are characterized for operation over the full military temperature range of -55°C to 125°C. The SN74173 and SN74LS173A are characterized for operation from 0°C to 70°C.

SN74LS173AN 数据手册

数据手册 说明 数量 操作
SN74LS173AN

4-Bit D-type Registers with 3-State Outputs 16-PDIP 0 to 70

22页,754K 查看
SN74LS173AN

IC D-TYPE POS TRG SNGL 16DIP

20页,492K 查看
SN74LS173ANE4

4-BIT D-TYPE REGISTERS WITH 3-STATE OUTPUTS

19 Pages页,563K 查看
SN74LS173ANSR

4-BIT D-TYPE REGISTERS WITH 3-STATE OUTPUTS

19 Pages页,563K 查看
SN74LS173ANSRE4

4-BIT D-TYPE REGISTERS WITH 3-STATE OUTPUTS

19 Pages页,563K 查看

IC 索引: A B C D E F G H I J K L M N O P Q R S T U V W X Y Z 0 1 2 3 4 5 6 7 8 9