- 封装:16-SOIC(0.154",3.90mm 宽)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:带卷 (TR)
- 参考价格:$0.26825
更新日期:2024-04-01 00:04:00
产品简介:具有清零和预设功能的双通道 J-K 下降沿触发器
查看详情- 封装:16-SOIC(0.154",3.90mm 宽)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:带卷 (TR)
- 参考价格:$0.26825
SN74LS112ADR 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
原厂原装
22+ -
3288
-
上海市
-
-
-
一级代理原装
-
TI(德州仪器)
-
SOIC-16
2022+ -
12000
-
上海市
-
-
-
原装可开发票
-
TI
-
TSSOP
23+ -
46000
-
合肥
-
-
-
科大讯飞战略投资企业,提供一站式配套服务
SN74LS112ADR 中文资料属性参数
- 标准包装:2,500
- 类别:集成电路 (IC)
- 家庭:逻辑 - 触发器
- 系列:74LS
- 功能:设置(预设)和复位
- 类型:JK 型
- 输出类型:差分
- 元件数:2
- 每个元件的位元数:1
- 频率 - 时钟:45MHz
- 延迟时间 - 传输:15ns
- 触发器类型:负边沿
- 输出电流高,低:400µA, 8mA
- 电源电压:4.75 V ~ 5.25 V
- 工作温度:0°C ~ 70°C
- 安装类型:表面贴装
- 封装/外壳:16-SOIC(0.154",3.90mm 宽)
- 包装:带卷 (TR)
- 其它名称:296-3636-2
产品特性
- Fully Buffered to Offer Maximum Isolation from External Disturbance
- Package Options Include Plastic “Small Outline" Packages, Ceramic Chip Carriers and Flat Packages, and Plastic and Ceramic DIPs
- Dependable Texas Instruments Quality and Reliability
产品概述
These devices contain two independent J-K negative-edge-triggered flip-flops.
A low level at the preset and clear inputs sets or resets the outputs regardless
of the levels of the other inputs. When preset and clear are inactive (high),
data at the J and K inputs meeting the setup time requirements are transferred
to the outputs on the negative-going edge of the clock pulse. Clock triggering
occurs at a voltage level and is not directly related to the rise time of
the clock pulse. Following the hold time interval, data at the J and K inputs
may be changed without affecting the levels at the outputs. These versatile
flip-flops can perform as toggle flip-flops by tying J and K high.
The SN54LS112A and SN54S112 are characterized for operation over the full
military temperature range of -55°C to 125°C. The SN74LS112A and SN74S112A
are characterized for operation from 0°C to 70°C.
SN74LS112ADR 数据手册
数据手册 | 说明 | 数量 | 操作 |
---|---|---|---|
![]() |
Dual J-K Negative-Edge-Triggered Flip-Flops With Clear And Preset 16-SOIC 0 to 70 |
20页,853K | 查看 |
![]() |
IC JK TYPE NEG TRG DUAL 16SOIC |
20页,1.29M | 查看 |
![]() |
Dual J-K Negative-Edge-Triggered Flip-Flops With Clear And Preset 16-SOIC 0 to 70 |
20页,853K | 查看 |
![]() |
Dual J-K Negative-Edge-Triggered Flip-Flops With Clear And Preset 16-SOIC 0 to 70 |
20页,853K | 查看 |
SN74LS112ADR 相关产品
- 100331QC
- 100351QC
- 74ABT374CSCX
- 74AC11074D
- 74AC11074DR
- 74AC11074N
- 74AC11074PWR
- 74AC16374DLR
- 74AC273MTCX
- 74AC74MTR
- 74AC74SCX
- 74ACT11074D
- 74ACT11074DBR
- 74ACT11074N
- 74ACT11074NSR
- 74ACT11374DWR
- 74ACT16374DLR
- 74ACT16374DLRG4
- 74ACT16823DLR
- 74ACT574SJ
- 74ACT74MTCX
- 74ACT74TTR
- 74AHC1G79GV,125
- 74AHC377PW,118
- 74AHC574PW,118
- 74AHCT273PW,118
- 74AVC16722DGGRE4
- 74F175SCX
- 74F374SCX
- 74HC112PW,118