您好,欢迎来到知芯网
  • 封装:24-SOIC(0.295",7.50mm 宽)
  • RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
  • 包装方式:管件
  • 参考价格:$13.4126

更新日期:2024-04-01 00:04:00

产品简介:八路幅度比较器

查看详情
  • 封装:24-SOIC(0.295",7.50mm 宽)
  • RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
  • 包装方式:管件
  • 参考价格:$13.4126

SN74AS885DW 供应商

  • 公司
  • 型号
  • 品牌
  • 封装/批号
  • 数量
  • 地区
  • 日期
  • 说明
  • 询价

SN74AS885DW 中文资料属性参数

  • 标准包装:25
  • 类别:集成电路 (IC)
  • 家庭:逻辑 - 比较器
  • 系列:74AS
  • 类型:幅值比较器
  • 位数:8
  • 输出:高有效
  • 输出功能:A<B,A>B
  • 电源电压:4.5 V ~ 5.5 V
  • 输出电流高,低:2mA,20mA
  • 额定电压和最大 CL 时的最大传播延迟:17.5ns @ 4.5V ~ 5.5V,50pF
  • 电流 - 静态:-
  • 工作温度:0°C ~ 70°C
  • 封装/外壳:24-SOIC(0.295",7.50mm 宽)
  • 安装类型:表面贴装
  • 包装:管件
  • 其它名称:296-6382-5

产品特性

  • Latchable P-Input Ports With Power-Up Clear
  • Choice of Logical or Arithmetic (Two's Complement) Comparison
  • Data and PLE Inputs Utilize pnp Input Transistors to Reduce dc Loading Effects
  • Approximately 35% Improvement in ac Performance Over Schottky TTL While Performing More Functions
  • Cascadable to n Bits While Maintaining High Performance
  • 10% Less Power Than STTL for an 8-Bit Comparison
  • Package Options Include Plastic Small-Outline (DW) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (NT) and Ceramic (JT) 300-mil DIPs

产品概述

These advanced Schottky devices are capable of performing high-speed arithmetic or logic comparisons on two 8-bit binary or two's complement words. Two fully decoded decisions about words P and Q are externally available at two outputs. These devices are fully expandable to any number of bits without external gates. To compare words of longer lengths, the P > QOUT and P < QOUT outputs of a stage handling less significant bits can be connected to the P > QIN and P < QIN inputs of the next stage handling more significant bits. The cascading paths are implemented with only a two-gate-level delay to reduce overall comparison times for long words. Two alternative methods of cascading are shown in application information.The latch is transparent when P latch-enable (PLE) input is high; the P-input port is latched when PLE is low. This provides the designer with temporary storage for the P-data word. The enable circuitry is implemented with minimal delay times to enhance performance when cascaded for longer words. The PLE, P, and Q data inputs utilize pnp input transistors to reduce the low-level current input requirement to typically -0.25 mA, which minimizes dc loading effects.The SN54AS885 is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74AS885 is characterized for operation from 0°C to 70°C.  In these cases, P > QOUT follows P > QIN and P < QOUT follows P < QIN.AG = arithmetically greater than

SN74AS885DW 数据手册

数据手册 说明 数量 操作
SN74AS885DW

8-BIT MAGNITUDE COMPARATORS

9 Pages页,154K 查看

IC 索引: A B C D E F G H I J K L M N O P Q R S T U V W X Y Z 0 1 2 3 4 5 6 7 8 9