- 封装:56-BSSOP(0.295",7.50mm 宽)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:管件
- 参考价格:$1.674-$3.78
更新日期:2024-04-01 00:04:00
产品简介:具有三态输出的 18 位总线接口触发器
查看详情- 封装:56-BSSOP(0.295",7.50mm 宽)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:管件
- 参考价格:$1.674-$3.78
SN74ALVCH16823DL 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
原厂原装
22+ -
3288
-
上海市
-
-
-
一级代理原装
-
SSOP-56
2019+ -
5800
-
上海市
-
-
-
全新原装现货
SN74ALVCH16823DL 中文资料属性参数
- 标准包装:20
- 类别:集成电路 (IC)
- 家庭:逻辑 - 触发器
- 系列:74ALVCH
- 功能:主复位
- 类型:D 型总线
- 输出类型:三态非反相
- 元件数:2
- 每个元件的位元数:9
- 频率 - 时钟:150MHz
- 延迟时间 - 传输:1ns
- 触发器类型:正边沿
- 输出电流高,低:24mA,24mA
- 电源电压:1.65 V ~ 3.6 V
- 工作温度:-40°C ~ 85°C
- 安装类型:表面贴装
- 封装/外壳:56-BSSOP(0.295",7.50mm 宽)
- 包装:管件
- 其它名称:296-5251-5
产品特性
- Member of the Texas Instruments Widebus Family
- EPIC (Enhanced-Performance Implanted CMOS) Submicron Process
- ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)
- Latch-Up Performance Exceeds 250 mA Per JESD 17
- Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors
- Package Options Include Plastic 300-mil Shrink Small-Outline (DL) and Thin Shrink Small-Outline (DGG) Packages
产品概述
This 18-bit bus-interface flip-flop is designed for 1.65-V to 3.6-V VCC
operation.The SN74ALVCH16823 features 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. This device is particularly suitable for implementing wider buffer registers, I/O ports, bidirectional bus drivers with parity, and working registers.The SN74ALVCH16823 can be used as two 9-bit flip-flops or one 18-bit flip-flop. With the clock-enable (CLKEN) input low, the D-type flip-flops enter data on the low-to-high transitions of the clock. Taking CLKEN high disables the clock buffer, thus latching the outputs. Taking the clear (CLR) input low causes the Q outputs to go low independently of the clock.A buffered output-enable (OE) input can be used to place the nine outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without need for interface or pullup components.The output-enable (OE) input does not affect the internal operation of the flip-flops. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.The SN74ALVCH16823 is characterized for operation from -40°C to 85°C.
SN74ALVCH16823DL 数据手册
数据手册 | 说明 | 数量 | 操作 |
---|---|---|---|
![]() |
18-BIT BUS-INTERFACE FLIP-FLOP WITH 3-STATE OUTPUTS |
10 Pages页,138K | 查看 |
![]() |
IC D-TYPE POS TRG DUAL 56SSOP |
20页,837K | 查看 |
SN74ALVCH16823DL 相关产品
- 100331QC
- 100351QC
- 74ABT374CSCX
- 74AC11074D
- 74AC11074DR
- 74AC11074N
- 74AC11074PWR
- 74AC16374DLR
- 74AC273MTCX
- 74AC74MTR
- 74AC74SCX
- 74ACT11074D
- 74ACT11074DBR
- 74ACT11074N
- 74ACT11074NSR
- 74ACT11374DWR
- 74ACT16374DLR
- 74ACT16374DLRG4
- 74ACT16823DLR
- 74ACT574SJ
- 74ACT74MTCX
- 74ACT74TTR
- 74AHC1G79GV,125
- 74AHC377PW,118
- 74AHC574PW,118
- 74AHCT273PW,118
- 74AVC16722DGGRE4
- 74F175SCX
- 74F374SCX
- 74HC112PW,118