- 封装:20-DIP(0.300",7.62mm)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:管件
- 参考价格:$0.352
更新日期:2024-04-01 00:04:00
产品简介:具有三态输出的八路透明 D 类锁存器
查看详情- 封装:20-DIP(0.300",7.62mm)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:管件
- 参考价格:$0.352
SN74ABT533AN 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
原厂原装
22+ -
3288
-
上海市
-
-
-
一级代理原装
SN74ABT533AN 中文资料属性参数
- 标准包装:20
- 类别:集成电路 (IC)
- 家庭:逻辑 - 锁销
- 系列:74ABT
- 逻辑类型:D 型透明锁存器
- 电路:8:8
- 输出类型:三态
- 电源电压:4.5 V ~ 5.5 V
- 独立电路:1
- 延迟时间 - 传输:4.9ns
- 输出电流高,低:32mA,64mA
- 工作温度:-40°C ~ 85°C
- 安装类型:通孔
- 封装/外壳:20-DIP(0.300",7.62mm)
- 供应商设备封装:20-PDIP
- 包装:管件
产品特性
- State-of-the-Art EPIC-IIBTM BiCMOS Design Significantly Reduces Power Dissipation
- Latch-Up Performance Exceeds 500 mA Per JEDEC Standard JESD-17
- Typical VOLP (Output Ground Bounce) < 1 V at VCC = 5 V, TA = 25°C
- High-Drive Outputs (-32-mA IOH, 64-mA IOL)
- ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)
- Package Options Include Plastic Small-Outline (DW), Shrink Small-Outline (DB), and Thin Shrink Small-Outline (PW) Packages, Ceramic Chip Carriers (FK), Plastic (N) and Ceramic (J) DIPs, and Ceramic Flat (W) Package
产品概述
These octal transparent D-type latches with 3-state outputs are
designed specifically for driving highly capacitive or relatively
low-impedance loads. They are particularly suitable for implementing
buffer registers, I/O ports, bidirectional bus drivers, and working
registers.When the latch-enable (LE) input is high, the Q\ outputs follow
the complements of the data (D) inputs. When LE is taken low, the Q\
outputs are latched at the inverse of the levels at the D inputs.
A buffered output-enable () input can be used to place the eight outputs in either
a normal logic state (high or low logic levels) or a high-impedance
state. In the high-impedance state, the outputs neither load nor
drive the bus lines significantly. The high-impedance state and
increased drive provide the capability to drive bus lines without
need for interface or pullup components.does not affect
the internal operations of the latches. Previously stored data can be
retained or new data can be entered while the outputs are in the
high-impedance state.To ensure the high-impedance state during power up or power down,
should be tied
to VCC through a pullup resistor; the minimum value of the
resistor is determined by the current-sinking capability of the
driver.The SN54ABT533 is characterized for operation over the full
military temperature range of -55°C to 125°C. The
SN74ABT533A is characterized for operation from -40°C to
85°C.
SN74ABT533AN 数据手册
数据手册 | 说明 | 数量 | 操作 |
---|---|---|---|
![]() |
Octal Transparent D-Type Latches With 3-State Outputs 20-PDIP -40 to 85 |
19页,729K | 查看 |
SN74ABT533AN 相关产品
- 74ABT16373ADGGRE4
- 74ABT16373ADGGRG4
- 74ABT373AD,118
- 74ABT573CMTCX
- 74AC16373DLR
- 74AC373PC
- 74ACT11373DBR
- 74ACT11373DWR
- 74ACT16373DLR
- 74ACT16373DLRG4
- 74ACT16841DL
- 74ACT373SCX
- 74ACT841SCX
- 74AHCT573PW,118
- 74ALVC373BQ,115
- 74ALVCH16373DGGRG4
- 74F573SJX
- 74HC259D,652
- 74HC259D,653
- 74HC373D,652
- 74HC573D,652
- 74HC573PW,118
- 74HCT373PW,118
- 74HCT573D,652
- 74LV573PW,118
- 74LVC16373ADGG,118
- 74LVC16373ADGGRG4
- 74LVC16373ADGVRE4
- 74LVC1G373DBVRE4
- 74LVC1G373DCKRE4