- 封装:56-BSSOP(0.295",7.50mm 宽)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:带卷 (TR)
- 参考价格:$1.68
更新日期:2024-04-01 00:04:00
产品简介:具有三态输出的 20 位总线接口 D 类锁存器
查看详情- 封装:56-BSSOP(0.295",7.50mm 宽)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:带卷 (TR)
- 参考价格:$1.68
SN74ABT162841DLR 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
原厂原装
22+ -
3288
-
上海市
-
-
-
一级代理原装
SN74ABT162841DLR 中文资料属性参数
- 标准包装:1,000
- 类别:集成电路 (IC)
- 家庭:逻辑 - 锁销
- 系列:74ABT
- 逻辑类型:D 型透明锁存器
- 电路:10:10
- 输出类型:三态
- 电源电压:4.5 V ~ 5.5 V
- 独立电路:2
- 延迟时间 - 传输:3.5ns
- 输出电流高,低:12mA,12mA
- 工作温度:-40°C ~ 85°C
- 安装类型:表面贴装
- 封装/外壳:56-BSSOP(0.295",7.50mm 宽)
- 供应商设备封装:56-SSOP
- 包装:带卷 (TR)
产品特性
- Members of the Texas Instruments Widebus Family
- Output Ports Have Equivalent 25- Series Resistors, So No External Resistors Are Required
- Typical VOLP (Output Ground Bounce) <0.8 V at VCC = 5 V, TA = 25°C
- High-Impedance State During Power Up and Power Down
- Ioff and Power-Up 3-State Support Hot Insertion
- Distributed VCC and GND Pins Minimize High-Speed Switching Noise
- Flow-Through Architecture Optimizes PCB Layout
- Latch-Up Performance Exceeds 500 mA Per JEDEC Standard JESD-17
产品概述
These 20-bit transparent D-type latches feature
noninverting 3-state outputs designed specifically
for driving highly capacitive or relatively
low-impedance loads. They are particularly
suitable for implementing buffer registers, I/O
ports, bidirectional bus drivers, and working
registers.The ABT162841 devices can be used as two
10-bit latches or one 20-bit latch. While the
latch-enable (1LE or 2LE) input is high, the Q
outputs of the corresponding 10-bit latch follow
the data (D) inputs. When LE is taken low, the
Q outputs are latched at the levels set up at the D
inputs.A buffered output-enable (1OE\ or 2OE\) input can be used to place the outputs of the corresponding 10-bit latch
in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state,
the outputs neither load nor drive the bus lines significantly.The outputs, which are designed to sink up to 12 mA, include equivalent 25- series resistors to reduce
overshoot and undershoot.These devices are fully specified for hot-insertion applications using Ioff and power-up 3-state. The Ioff circuitry
disables the outputs, preventing damaging current backflow through the devices when they are powered down.
The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down,
which prevents driver conflict.To ensure the high-impedance state during power up or power down, OE\ shall be tied to VCC through a pullup
resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.OE\ does not affect the internal operation of the latches. Old data can be retained or new data can be entered
while the outputs are in the high-impedance state.
SN74ABT162841DLR 数据手册
数据手册 | 说明 | 数量 | 操作 |
---|---|---|---|
![]() |
D-Type Transparent Latch 2 Channel 10:10 IC Tri-State 56-SSOP |
12页,360K | 查看 |
SN74ABT162841DLR 相关产品
- 74ABT16373ADGGRE4
- 74ABT16373ADGGRG4
- 74ABT373AD,118
- 74ABT573CMTCX
- 74AC16373DLR
- 74AC373PC
- 74ACT11373DBR
- 74ACT11373DWR
- 74ACT16373DLR
- 74ACT16373DLRG4
- 74ACT16841DL
- 74ACT373SCX
- 74ACT841SCX
- 74AHCT573PW,118
- 74ALVC373BQ,115
- 74ALVCH16373DGGRG4
- 74F573SJX
- 74HC259D,652
- 74HC259D,653
- 74HC373D,652
- 74HC573D,652
- 74HC573PW,118
- 74HCT373PW,118
- 74HCT573D,652
- 74LV573PW,118
- 74LVC16373ADGG,118
- 74LVC16373ADGGRG4
- 74LVC16373ADGVRE4
- 74LVC1G373DBVRE4
- 74LVC1G373DCKRE4