- 封装:48-TFSOP(0.240",6.10mm 宽)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:管件
- 参考价格:$4.8585-$9.88
更新日期:2024-04-01
产品简介:Serdes(串行器/解串器)接收器
查看详情- 封装:48-TFSOP(0.240",6.10mm 宽)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:管件
- 参考价格:$4.8585-$9.88
SN65LVDS96DGG 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
原厂原装
22+ -
3288
-
上海市
-
-
-
一级代理原装
-
TI
-
48TSSOP
2019+ -
5800
-
上海市
-
-
-
全新原装现货
-
TI/德州仪器
-
21+
TSSOP48 -
10000
-
杭州
-
-
-
只做原装现货,大量现货热卖
-
TI(德州仪器)
-
TSSOP-48
2022+ -
12000
-
上海市
-
-
-
原装可开发票
SN65LVDS96DGG 中文资料属性参数
- 标准包装:40
- 类别:集成电路 (IC)
- 家庭:接口 - 串行器,解串行器
- 系列:65LVDS
- 功能:串行器/解串器
- 数据速率:-
- 输入类型:LVDS
- 输出类型:LVTTL
- 输入数:3
- 输出数:21
- 电源电压:3 V ~ 3.6 V
- 工作温度:-40°C ~ 85°C
- 安装类型:表面贴装
- 封装/外壳:48-TFSOP(0.240",6.10mm 宽)
- 供应商设备封装:48-TSSOP
- 包装:管件
- 其它名称:296-1434296-1434-5
产品特性
- 3:21 Data Channel Compression at up to 1.428 Gigabits/s Throughput
- Suited for Point-to-Point Subsystem Communication With Very Low EMI
- 3 Data Channels and Clock Low-Voltage Differential Channels in and 21 Data and Clock Low-Voltage TTL Channels Out
- Operates From a Single 3.3-V Supply and 250 mW (Typ)
- 5-V Tolerant SHTDN Input
- Rising Clock Edge Triggered Outputs
- Bus Pins Tolerate 4-kV HBM ESD
- Packaged in Thin Shrink Small-Outline Package With 20 Mil Terminal Pitch
- Consumes <1 mW When Disabled
- Wide Phase-Lock Input Frequency Range 20 MHz to 68 MHz
- No External Components Required for PLL
- Inputs Meet or Exceed the Requirements of ANSI EIA/TIA-644 Standard
- Industrial Temperature Qualified TA = -40°C to 85°C
- Replacement for the DS90CR216
产品概述
The SN65LVDS96 LVDS serdes (serializer/deserializer) receiver contains three serial-in 7-bit parallel-out shift registers, a 7× clock synthesizer, and four low-voltage differential signaling (LVDS) line receivers in a single integrated circuit. These functions allow receipt of synchronous data from a compatible transmitter, such asthe SN65LVDS95, over four balanced-pair conductors and expansion to 21 bits of single-ended LVTTL synchronous data at a lower transfer rate.When receiving, the high-speed LVDS data is received and loaded into registers at the rate of seven times the LVDS input clock (CLKIN). The data is then unloaded to a 21-bit wide LVTTL parallel bus at the CLKIN rate. A phase-locked loop clock synthesizer circuit generates a 7× clock for internal clocking and an output clock for the expanded data. The SN65LVDS96 presents valid data on the rising edge of the output clock (CLKOUT).The SN65LVDS96 requires only four line termination resistors for the differential inputs and little or no control. The data bus appears the same at the input to the transmitter and output of the receiver with data transmission transparent to the user(s). The only user intervention is the possible use of the shutdown/clear (SHTDN) active-low input to inhibit the clock and shut off the LVDS receivers for lower power consumption. A low level on this signal clears all internal registers to a low level.The SN65LVDS96 is characterized for operation over ambient air temperatures of -40°C to 85°C.
SN65LVDS96DGG 数据手册
数据手册 | 说明 | 数量 | 操作 |
---|---|---|---|
![]() |
LVDS SERDES RECEIVER |
14 Pages页,196K | 查看 |
![]() |
1.428Gbps Deserializer 3 Input 21 Output 48-TSSOP |
17页,336K | 查看 |
SN65LVDS96DGG 相关产品
- ISL34321INZ
- MAX9244EUM+D
- MAX9248ECM+
- SN65HVS880PWPR
- SN65HVS881PWPR
- SN65HVS882PWPR
- SN65HVS882PWPRG4
- SN65HVS885PWPR
- SN65LV1023ADB
- SN65LV1023ADBR
- SN65LV1023AMDBREP
- SN65LV1023ARHBR
- SN65LV1023ARHBT
- SN65LV1212DBR
- SN65LV1224BDB
- SN65LV1224BDBG4
- SN65LV1224BDBR
- SN65LV1224BMDBREP
- SN65LV1224BRHBR
- SN65LV1224BRHBT
- SN65LVDS152DA
- SN65LVDS152DAR
- SN65LVDS315RGER
- SN65LVDS315RGET
- SN65LVDS93ADGG
- SN65LVDS93ADGGR
- SN65LVDS93DGG
- SN65LVDS93DGGG4
- SN65LVDS93DGGR
- SN65LVDS94DGG