- 封装:28-SSOP(0.209",5.30mm 宽)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:管件
- 参考价格:$4.2-$8.4
更新日期:2024-04-01
产品简介:10:1 LVDS 串行器/解串器变送器 100 至 660Mbps
查看详情- 封装:28-SSOP(0.209",5.30mm 宽)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:管件
- 参考价格:$4.2-$8.4
SN65LV1023ADB 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
原厂原装
22+ -
3288
-
上海市
-
-
-
一级代理原装
-
TI
-
SOP
7 -
50
-
杭州
-
-
-
原装正品现货
-
-
2019+ -
5800
-
上海市
-
-
-
全新原装现货
-
TI
-
标准封装
23+ -
15000
-
上海市
-
-
-
中国区代理原装进口特价
-
TI
-
SSOP28
21+ -
5000
-
上海市
-
-
-
原装现货,品质为先!请来电垂询!
-
TI
-
TSSOP
23+ -
5800
-
上海市
-
-
-
进口原装现货,杜绝假货。
-
SN65LV1023ADBR
-
TI
连可连代销V -
5
-
上海市
-
-
-
1
-
TI43
-
SOP
新批号 -
887000
-
上海市
-
-
-
原厂发货进口原装微信同步QQ893727827
-
TI(德州仪器)
-
SSOP-28
2022+ -
12
-
上海市
-
-
-
原装可开发票
-
TI/德州仪器
-
SSOP28
21+ -
10000
-
杭州
-
-
-
全新原装,价格优势
SN65LV1023ADB 中文资料属性参数
- 标准包装:50
- 类别:集成电路 (IC)
- 家庭:接口 - 串行器,解串行器
- 系列:65LV
- 功能:串行器
- 数据速率:660Mbps
- 输入类型:LVTTL
- 输出类型:LVDS
- 输入数:10
- 输出数:1
- 电源电压:3 V ~ 3.6 V
- 工作温度:-40°C ~ 85°C
- 安装类型:表面贴装
- 封装/外壳:28-SSOP(0.209",5.30mm 宽)
- 供应商设备封装:28-SSOP
- 包装:管件
- 其它名称:296-15176-5
产品特性
- 100-Mbps to 660-Mbps Serial LVDS Data Payload Bandwidth at 10-MHz to 66-MHz System Clock
- Pin-Compatible Superset of DS92LV1023/DS92LV1224
- Chipset (Serializer/Deserializer) Power Consumption <450 mW (Typ) at 66 MHz
- Synchronization Mode for Faster Lock
- Lock Indicator
- No External Components Required for PLL
- 28-Pin SSOP and Space Saving 5 × 5 mm QFN Packages Available
- Industrial Temperature Qualified, TA = −40°C to 85°C
- Programmable Edge Trigger on Clock
- Flow-Through Pinout for Easy PCB Layout
- APPLICATIONS Wireless Base Station Backplane Interconnect DSLAM
- Wireless Base Station
- Backplane Interconnect
- DSLAM
产品概述
The SN65LV1023A serializer and SN65LV1224B deserializer comprise a 10-bit serdes chipset designed to transmit and receive serial data over LVDS differential backplanes at equivalent parallel word rates from 10 MHz to 66 MHz. Including overhead, this translates into a serial data rate between 120-Mbps and 792-Mbps payload encoded throughput.Upon power up, the chipset link can be initialized via a synchronization mode with internally generated SYNC patterns or the deserializer can be allowed to synchronize to random data. By using the synchronization mode, the deserializer establishes lock within specified, shorter time parameters.The device can be entered into a power-down state when no data transfer is required. Alternatively, a mode is available to place the output pins in the high-impedance state without losing PLL lock.The SN65LV1023A and SN65LV1224B are characterized for operation over ambient air temperature of –40°C to 85°C.
SN65LV1023ADB 数据手册
数据手册 | 说明 | 数量 | 操作 |
---|---|---|---|
![]() |
10-MHz TO 66-MHz, 10:1 LVDS SERIALIZER/DESERIALIZER |
22 Pages页,315K | 查看 |
SN65LV1023ADB 相关产品
- ISL34321INZ
- MAX9244EUM+D
- MAX9248ECM+
- SN65HVS880PWPR
- SN65HVS881PWPR
- SN65HVS882PWPR
- SN65HVS882PWPRG4
- SN65HVS885PWPR
- SN65LV1023ADB
- SN65LV1023ADBR
- SN65LV1023AMDBREP
- SN65LV1023ARHBR
- SN65LV1023ARHBT
- SN65LV1212DBR
- SN65LV1224BDB
- SN65LV1224BDBG4
- SN65LV1224BDBR
- SN65LV1224BMDBREP
- SN65LV1224BRHBR
- SN65LV1224BRHBT
- SN65LVDS152DA
- SN65LVDS152DAR
- SN65LVDS315RGER
- SN65LVDS315RGET
- SN65LVDS93ADGG
- SN65LVDS93ADGGR
- SN65LVDS93DGG
- SN65LVDS93DGGG4
- SN65LVDS93DGGR
- SN65LVDS94DGG