您好,欢迎来到知芯网
  • 封装:24-SOIC(0.295",7.50mm 宽)
  • RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
  • 包装方式:管件
  • 参考价格:$0.684

更新日期:2024-04-01

产品简介:具有三态输出的 10 位总线接口 D 类锁存器

查看详情
  • 封装:24-SOIC(0.295",7.50mm 宽)
  • RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
  • 包装方式:管件
  • 参考价格:$0.684

CY74FCT841ATSOC 供应商

  • 公司
  • 型号
  • 品牌
  • 封装/批号
  • 数量
  • 地区
  • 日期
  • 说明
  • 询价

CY74FCT841ATSOC 中文资料属性参数

  • 标准包装:25
  • 类别:集成电路 (IC)
  • 家庭:逻辑 - 锁销
  • 系列:74FCT
  • 逻辑类型:D 型透明锁存器
  • 电路:10:10
  • 输出类型:三态
  • 电源电压:4.75 V ~ 5.25 V
  • 独立电路:1
  • 延迟时间 - 传输:1.5ns
  • 输出电流高,低:32mA,64mA
  • 工作温度:-40°C ~ 85°C
  • 安装类型:表面贴装
  • 封装/外壳:24-SOIC(0.295",7.50mm 宽)
  • 供应商设备封装:24-SOIC
  • 包装:管件

产品特性

  • Function, Pinout, and Drive Compatible With FCT, F, and AM29841 Logic
  • Reduced VOH (Typically = 3.3 V) Versions of Equivalent FCT Functions
  • Edge-Rate Control Circuitry for Significantly Improved Noise Characteristics
  • Ioff Supports Partial-Power-Down Mode Operation
  • Matched Rise and Fall Times
  • ESD Protection Exceeds JESD 22 2000-V Human-Body Model (A114-A) 200-V Machine Model (A115-A) 1000-V Charged-Device Model (C101)
  • 2000-V Human-Body Model (A114-A)
  • 200-V Machine Model (A115-A)
  • 1000-V Charged-Device Model (C101)
  • Fully Compatible With TTL Input and Output Logic Levels
  • High-Speed Parallel Latches
  • Buffered Common Latch-Enable Input
  • 3-State Outputs
  • CY54FCT841T 32-mA Output Sink Current 12-mA Output Source Current
  • 32-mA Output Sink Current
  • 12-mA Output Source Current
  • CY74FCT841T 64-mA Output Sink Current 32-mA Output Source Current
  • 64-mA Output Sink Current
  • 32-mA Output Source Current

产品概述

The \x92FCT841T bus-interface latches are designed to eliminate additional packages required to buffer existing latches and provide additional data width for wider address/data paths or buses carrying parity. The \x92FCT841T devices are buffered 10-bit-wide versions of the FCT373 function. The \x92FCT841T devices\x92 high-performance interface is designed for high-capacitance-load drive capability, while providing low-capacitance bus loading at both inputs and outputs. Outputs are designed for low-capacitance bus loading in the high-impedance state. These devices are fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

CY74FCT841ATSOC 数据手册

数据手册 说明 数量 操作
CY74FCT841ATSOCE4

10-Bit Bus-Interface D-Type Latches with 3-State Outputs 24-SOIC -40 to 85

12页,313K 查看
CY74FCT841ATSOCTE4

10-Bit Bus-Interface D-Type Latches with 3-State Outputs 24-SOIC -40 to 85

12页,313K 查看
CY74FCT841ATSOCTG4

10-Bit Bus-Interface D-Type Latches with 3-State Outputs 24-SOIC -40 to 85

12页,313K 查看

IC 索引: A B C D E F G H I J K L M N O P Q R S T U V W X Y Z 0 1 2 3 4 5 6 7 8 9