- 封装:20-SOIC(0.295",7.50mm 宽)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:管件
- 参考价格:$0.384-$1.05
更新日期:2024-04-01
产品简介:具有三态输出和串联阻尼电阻的八路 D 类透明锁存器
查看详情- 封装:20-SOIC(0.295",7.50mm 宽)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:管件
- 参考价格:$0.384-$1.05
CY74FCT2573TSOC 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
原厂原装
22+ -
3288
-
上海市
-
-
-
一级代理原装
CY74FCT2573TSOC 中文资料属性参数
- 标准包装:25
- 类别:集成电路 (IC)
- 家庭:逻辑 - 锁销
- 系列:74FCT
- 逻辑类型:D 型透明锁存器
- 电路:8:8
- 输出类型:三态
- 电源电压:4.75 V ~ 5.25 V
- 独立电路:1
- 延迟时间 - 传输:1.5ns
- 输出电流高,低:15mA,12mA
- 工作温度:-40°C ~ 85°C
- 安装类型:表面贴装
- 封装/外壳:20-SOIC(0.295",7.50mm 宽)
- 供应商设备封装:20-SOIC
- 包装:管件
- 其它名称:296-33225-5CY74FCT2573TSOC-ND
产品特性
- Function and Pinout Compatible With the Fastest Bipolar Logic
- 25- Output Series Resistors Reduce Transmission-Line Reflection Noise
- Reduced VOH (Typically = 3.3 V) Version of Equivalent FCT Functions
- Edge-Rate Control Circuitry for Significantly Improved Noise Characteristics
- Ioff Supports Partial-Power-Down Mode Operation
- Matched Rise and Fall Times
- 3-State Outputs
- ESD Protection Exceeds JESD 22 2000-V Human-Body Model (A114-A) 200-V Machine Model (A115-A) 1000-V Charged-Device Model (C101)
- 2000-V Human-Body Model (A114-A)
- 200-V Machine Model (A115-A)
- 1000-V Charged-Device Model (C101)
- Fully Compatible With TTL Input and Output Logic Levels
- 12-mA Output Sink Current 15-mA Output Source Current
产品概述
The CY74FCT2573T is an 8-bit, high-speed CMOS, TTL-compatible buffered latch with 3-state outputs that is
ideal for driving high-capacitance loads, such as memory and address buffers. On-chip 25- termination
resistors at the outputs reduce system noise caused by reflections. The CY74FCT2573T can replace the
CY74FCT573T to reduce noise in an existing design.
When the latch-enable (LE) input is high, the flip-flops appear transparent to the data. Data that meets the
required setup times are latched when LE transitions from high to low. Data appears on the bus when the
output-enable (OE\) input is low. When OE\ is high, the bus output is in the high-impedance state. In this mode,
data can be entered into the latches.
This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs,
preventing damaging current backflow through the device when it is powered down.
CY74FCT2573TSOC 数据手册
数据手册 | 说明 | 数量 | 操作 |
---|---|---|---|
![]() |
8-Bit Latches |
6 Pages页,86K | 查看 |
![]() |
D-Type Transparent Latch 1 Channel 8:8 IC Tri-State 20-SOIC |
15页,1.04M | 查看 |
![]() |
8-Bit Latches |
6 Pages页,86K | 查看 |
![]() |
D-Type Transparent Latch 1 Channel 8:8 IC Tri-State 20-SOIC |
15页,1.04M | 查看 |
![]() |
Octal D-Type Transparent Latches with 3-State Outputs and Series Damping Resistors 20-SOIC -40 to 85 |
13页,448K | 查看 |
![]() |
Octal D-Type Transparent Latches with 3-State Outputs and Series Damping Resistors 20-SOIC -40 to 85 |
13页,448K | 查看 |
CY74FCT2573TSOC 相关产品
- 74ABT16373ADGGRE4
- 74ABT16373ADGGRG4
- 74ABT373AD,118
- 74ABT573CMTCX
- 74AC16373DLR
- 74AC373PC
- 74ACT11373DBR
- 74ACT11373DWR
- 74ACT16373DLR
- 74ACT16373DLRG4
- 74ACT16841DL
- 74ACT373SCX
- 74ACT841SCX
- 74AHCT573PW,118
- 74ALVC373BQ,115
- 74ALVCH16373DGGRG4
- 74F573SJX
- 74HC259D,652
- 74HC259D,653
- 74HC373D,652
- 74HC573D,652
- 74HC573PW,118
- 74HCT373PW,118
- 74HCT573D,652
- 74LV573PW,118
- 74LVC16373ADGG,118
- 74LVC16373ADGGRG4
- 74LVC16373ADGVRE4
- 74LVC1G373DBVRE4
- 74LVC1G373DCKRE4