您好,欢迎来到知芯网

更新日期:2024-04-01 00:04:00

产品简介:四通道、14 位、125MSPS 模数转换器 (ADC)(增强型产品)

查看详情

V62/08628-01XE 中文资料属性参数

  • 制造商:Texas Instruments
  • 产品种类:ADC(模数转换器)
  • 转换器数量:4
  • ADC 输入端数量:4
  • 结构:Pipelined
  • 转换速率:125 MSPs
  • 分辨率:14 bit
  • 输入类型:Voltage
  • 接口类型:LVDS, Serial (1-Wire, 2-Wire)
  • 信噪比:73.7 dB
  • 电压参考:Internal, External
  • Supply Voltage - Max:3.6 V
  • Supply Voltage - Min:3 V
  • 最大功率耗散:1800 mW
  • 最大工作温度:+ 125 C
  • 安装风格:SMD/SMT
  • 封装 / 箱体:VQFN-64
  • 封装:Reel
  • 最小工作温度:- 55 C
  • 工作电源电压:3.3 V
  • 工厂包装数量:250

产品特性

  • Maximum Sample Rate: 125 MSPS
  • 14-Bit Resolution with No Missing Codes
  • Simultaneous Sample and Hold
  • 3.5-dB Coarse Gain and up to 6-dB Programmable Fine Gain for SFDR/SNR Trade-Off
  • Serialized LVDS Outputs with Programmable Internal Termination Option
  • Supports Sine, LVCMOS, LVPECL, LVDS Clock Inputs and Amplitude Down to 400 mVPP
  • Internal Reference with External Reference Support
  • No External Decoupling Required for References
  • 3.3-V Analog and Digital Supply
  • 64-pin QFN Package (9 mm × 9 mm)
  • Feature Compatible Dual Channel Family

产品概述

The ADS6445/ADS6444 is a high performance 14 bit 125/105 MSPS quad channel A-D converter. Serial LVDS data outputs reduce the number of interface lines, resulting in a compact 64-pin QFN package (9 mm × 9 mm) that allows for high system integration density. The device includes 3.5 dB coarse gain option that can be used to improve SFDR performance with little degradation in SNR. In addition to the coarse gain, fine gain options also exist, programmable in 1 dB steps up to 6 dB. The output interface is 2-wire, where each ADC data is serialized and output over two LVDS pairs. This makes it possible to halve the serial data rate (compared to a 1-wire interface) and restrict it to less than 1 Gbps easing receiver design. The ADS644X also includes the traditional 1-wire interface that can be used at lower sampling frequencies.An internal phase lock loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock. The bit clock is used to serialize the 14 bit data from each channel. In addition to the serial data streams, the frame and bit clocks also are transmitted as LVDS outputs. The LVDS output buffers have features such as programmable LVDS currents, current doubling modes and internal termination options. These can be used to widen eye openings and improve signal integrity, easing capture by the receiver.The ADC channel outputs can be transmitted either as MSB or LSB first and 2s complement or straight binary.The ADS644X has internal references, but also can support an external reference mode. The device is specified over –55°C to 125°C operating junction temperature range.

IC 索引: A B C D E F G H I J K L M N O P Q R S T U V W X Y Z 0 1 2 3 4 5 6 7 8 9