您好,欢迎来到知芯网
  • 参考价格:¥10.63-¥11.66

更新日期:2024-04-01 00:04:00

产品简介:并联负载 8 位移位寄存器(增强型产品)

查看详情
  • 参考价格:¥10.63-¥11.66

V62/06603-01XE 中文资料属性参数

  • 制造商:Texas Instruments
  • 产品种类:计数器移位寄存器
  • 计数顺序:Serial/Parallel to Serial
  • 电路数量:1
  • 封装 / 箱体:TSSOP-16
  • 逻辑系列:LV
  • 逻辑类型:CMOS
  • 输入线路数量:9
  • 传播延迟时间:23.3 ns, 14.9 ns, 11.9 ns
  • 最大工作温度:+ 125 C
  • 最小工作温度:- 55 C
  • 封装:Reel
  • 功能:Shift Register
  • 安装风格:SMD/SMT
  • 输出线路数量:1
  • 工作电源电压:2.5 V, 3.3 V, 5 V
  • 工厂包装数量:2000
  • Supply Voltage - Max:5.5 V

产品特性

  • Controlled Baseline One Assembly/Test Site, One Fabrication Site
  • One Assembly/Test Site, One Fabrication Site
  • Extended Temperature Performance of -55deg;C to 125°C
  • Enhanced Diminishing Manufacturing Sources (DMS) Support
  • Enhanced Product-Change Notification
  • Qualification Pedigree
  • 2-V to 5.5-V VCC Operation
  • Max tpd of 10.5 ns at 5 V
  • Supports Mixed-Mode Voltage Operation on All Ports
  • Ioff Supports Partial-Power-Down Mode Operation
  • Latch-Up Performance Exceeds 250 mA Per JESD 17
  • ESD Protection Exceeds JESD 22 2000-V Human-Body Model (A114-A) 200-V Machine Model (A115-A) 1000-V Charged-Device Model (C101)
  • 2000-V Human-Body Model (A114-A)
  • 200-V Machine Model (A115-A)
  • 1000-V Charged-Device Model (C101)

产品概述

The SN74LV165A-EP is a parallel-load, 8-bit shift register designed for 2-V to 5.5-V VCC operation.When the device is clocked, data is shifted toward the serial output QH. Parallel-in access to each stage is provided by eight individual direct data inputs that are enabled by a low level at the shift/load (SH/LD) input. The SN74LV165A-EP features a clock-inhibit function and a complemented serial output, QH.Clocking is accomplished by a low-to-high transition of the clock (CLK) input while SH/LD is held high and clock inhibit (CLK INH) is held low. The functions of CLK and CLK INH are interchangeable. Since a low CLK and a low-to-high transition of CLK INH accomplishes clocking, CLK INH should be changed to the high level only while CLK is high. Parallel loading is inhibited when SH/LD is held high. The parallel inputs to the register are enabled while SH/LD is held low, independently of the levels of CLK, CLK INH, or SER.This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down.

IC 索引: A B C D E F G H I J K L M N O P Q R S T U V W X Y Z 0 1 2 3 4 5 6 7 8 9