更新日期:2024-04-01 00:04:00
产品简介:增强型产品 3 线至 8 线解码器/多路信号分离器
查看详情V62/04657-02YE 中文资料属性参数
- 制造商:Texas Instruments
- 产品种类:编码器、解码器、复用器和解复用器
- 产品:Decoder / Demultiplexer
- 逻辑系列:LVC
- 线路数量(输入/输出):3 / 8
- Supply Voltage - Max:3.6 V
- Supply Voltage - Min:2 V
- 最大工作温度:+ 125 C
- 安装风格:SMD/SMT
- 封装 / 箱体:TSSOP-16
- 封装:Reel
- 最小工作温度:- 55 C
- 输入线路数量:3
- 输出线路数量:8
- 工作温度范围:- 55 C to + 125 C
- 工作电压:2 V to 3.6 V
- 工厂包装数量:250
产品特性
- ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)
- Operates From 2 V to 3.6 V
- Inputs Accept Voltages to 5.5 V
- Max tpd of 5.8 ns at 3.3 V
- Typical VOLP (Output Ground Bounce) < 0.8 V at VCC = 3.3 V, TA = 25°C
- Typical VOHV (Output VOH Undershoot) > 2 V at VCC = 3.3 V, TA = 25°C
- SUPPORTS DEFENSE, AEROSPACE, AND MEDICAL APPLICATIONS Controlled Baseline One Assembly/Test Site One Fabrication Site Available in Military (55°C/125°C) Temperature Range(1) Extended Product Life Cycle Extended Product-Change Notification Product Traceability
- Controlled Baseline
- One Assembly/Test Site
- One Fabrication Site
- Available in Military (55°C/125°C) Temperature Range(1)
- Extended Product Life Cycle
- Extended Product-Change Notification
- Product Traceability
产品概述
The SN74LVC138A 3-line to 8-line decoder/demultiplexer is designed for 2.7-V to 3.6-V VCC operation.The device is designed for high-performance memory-decoding or data-routing applications requiring very short propagation delay times. In high-performance memory systems, this decoder minimizes the effects of system decoding. When employed with high-speed memories utilizing a fast enable circuit, delay times of this decoder and the enable time of the memory usually are less than the typical access time of the memory. This means that the effective system delay introduced by the decoder is negligible.The conditions at the binary-select inputs and the three enable inputs select one of eight output lines. Two active-low enable inputs and one active-high enable input reduce the need for external gates or inverters when expanding. A 24-line decoder can be implemented without external inverters, and a 32-line decoder requires only one inverter. An enable input can be used as a data input for demultiplexing applications.Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of this device as a translator in a mixed 3.3-V/5-V system environment.
V62/04657-02YE 相关产品
- 100301QC
- 100304QC
- 100310QC
- 100311QC
- 100313QC
- 100316QC
- 100322QC
- 100329APC
- 100329DC
- 100336DC
- 100336PC
- 100341QC
- 100351DC
- 100351PC
- 100363QC
- 100364QC
- 100370QC
- 100390QC
- 100398QI
- 11AA010T-I/TT
- 11AA160T-I/TT
- 11LC010T-I/TT
- 11LC020T-I/TT
- 11LC040T-E/TT
- 11LC160T-E/TT
- 1ED020I12-F
- 2304NZGI-1LF
- 23A640-I/SN
- 23K256-I/SN
- 23K256-I/ST

搜索
发布采购