您好,欢迎来到知芯网
  • 封装:100-TQFP 裸露焊盘
  • RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
  • 包装方式:托盘
  • 参考价格:$3.69-$7.5

更新日期:2024-04-01

产品简介:三路 8/10 位 165/110MSPS 视频 ADC

查看详情
  • 封装:100-TQFP 裸露焊盘
  • RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
  • 包装方式:托盘
  • 参考价格:$3.69-$7.5

TVP7002PZP 供应商

  • 公司
  • 型号
  • 品牌
  • 封装/批号
  • 数量
  • 地区
  • 日期
  • 说明
  • 询价

TVP7002PZP 中文资料属性参数

  • 标准包装:90
  • 类别:集成电路 (IC)
  • 家庭:线性 - 视频处理
  • 系列:-
  • 类型:视频数字转换器
  • 应用:监控器,投影仪,机顶盒
  • 安装类型:表面贴装
  • 封装/外壳:100-TQFP 裸露焊盘
  • 供应商设备封装:100-HTQFP(14x14)
  • 包装:托盘
  • 配用:TVP7002EVM-ND - TVP7002EVM
  • 其它名称:296-22891

产品特性

  • Analog Channels –6-dB to 6-dB Analog Gain Analog Input Multiplexers (MUXs) Automatic Video Clamp Three Digitizing Channels, Each With Independently Controllable Clamp, Gain, Offset, and Analog-to-Digital Converter (ADC) Clamping: Selectable Clamping Between Bottom Level and Mid Level Offset: 1024-Step Programmable RGB or YPbPr Offset Control Gain: 8-Bit Programmable Gain Control ADC: 8-/10-Bit 165-/110-MSPS ADC Automatic Level Control (ALC) Circuit Composite Sync: Integrated Sync-on-Green Extraction From Green/Luminance Channel Support for DC- and AC-Coupled Input Signals Supports Component Video Standards 480i, 576i, 480p, 576p, 720p, 1080i, and 1080p Supports PC Graphics Inputs up to UXGA Programmable RGB-to-YCbCr Color Space Conversion
  • –6-dB to 6-dB Analog Gain
  • Analog Input Multiplexers (MUXs)
  • Automatic Video Clamp
  • Three Digitizing Channels, Each With Independently Controllable Clamp, Gain, Offset, and Analog-to-Digital Converter (ADC)
  • Clamping: Selectable Clamping Between Bottom Level and Mid Level
  • Offset: 1024-Step Programmable RGB or YPbPr Offset Control
  • Gain: 8-Bit Programmable Gain Control
  • ADC: 8-/10-Bit 165-/110-MSPS ADC
  • Automatic Level Control (ALC) Circuit
  • Composite Sync: Integrated Sync-on-Green Extraction From Green/Luminance Channel
  • Support for DC- and AC-Coupled Input Signals
  • Supports Component Video Standards 480i, 576i, 480p, 576p, 720p, 1080i, and 1080p
  • Supports PC Graphics Inputs up to UXGA Programmable RGB-to-YCbCr Color Space Conversion
  • Horizontal PLL Fully Integrated Horizontal PLL for Pixel Clock Generation 12-MHz to 165-MHz Pixel Clock Generation From HSYNC Input Adjustable Horizontal PLL Loop Bandwidth for Minimum Jitter 5-Bit Programmable Subpixel Accurate Positioning of Sampling Phase
  • Fully Integrated Horizontal PLL for Pixel Clock Generation
  • 12-MHz to 165-MHz Pixel Clock Generation From HSYNC Input
  • Adjustable Horizontal PLL Loop Bandwidth for Minimum Jitter
  • 5-Bit Programmable Subpixel Accurate Positioning of Sampling Phase
  • Output Formatter Supports 20-bit 4:2:2 Outputs With Embedded Syncs Support for RGB/YCbCr 4:4:4 and YCbCr 4:2:2 Output Modes to Reduce Board Traces Dedicated DATACLK Output With Programmable Output Polarity for Easy Latching of Output Data
  • Supports 20-bit 4:2:2 Outputs With Embedded Syncs
  • Support for RGB/YCbCr 4:4:4 and YCbCr 4:2:2 Output Modes to Reduce Board Traces
  • Dedicated DATACLK Output With Programmable Output Polarity for Easy Latching of Output Data
  • System Industry-Standard Normal/Fast I2C Interface With Register Readback Capability Space-Saving 100-Pin TQFP Package Thermally-Enhanced PowerPAD Package for Better Heat Dissipation
  • Industry-Standard Normal/Fast I2C Interface With Register Readback Capability
  • Space-Saving 100-Pin TQFP Package
  • Thermally-Enhanced PowerPAD Package for Better Heat Dissipation

产品概述

The TVP7002 is a complete solution for digitizing video and graphic signals in RGB or YPbPr color spaces. The device supports pixel rates up to 165 MHz. Therefore, it can be used for PC graphics digitizing up to the VESA standard of UXGA (1600 × 1200) resolution at a 60-Hz screen refresh rate, and in video environments for the digitizing of digital TV formats, including HDTV up to 1080p.The TVP7002 is powered from 3.3-V and 1.9-V supply and integrates a triple high-performance analog-to-digital (A/D) converter with clamping functions and variable gain, independently programmable for each channel. The clamp timing window is provided by an external pulse or can be generated internally. The TVP7002 includes analog slicing circuitry on the SOG inputs to support sync-on-luminance or sync-on-green extraction. In addition, TVP7002 can extract discrete HSYNC and VSYNC from composite sync using a sync slicer.The TVP7002 also contains a complete horizontal phase-locked loop (PLL) block to generate a pixel clock from the HSYNC input. Pixel clock output frequencies range from 12 MHz to 165 MHz.All programming of the device is done via an industry-standard I2C interface, which supports both reading and writing of register settings. The TVP7002 is available in a space-saving 100-pin TQFP PowerPAD package.

TVP7002PZP 电路图

TVP7002PZP 电路图

TVP7002PZP 电路图

IC 索引: A B C D E F G H I J K L M N O P Q R S T U V W X Y Z 0 1 2 3 4 5 6 7 8 9