- 封装:100-TQFP
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:托盘
- 参考价格:$4.8954-$9.95
更新日期:2024-04-01 00:04:00
产品简介:基于 OHCI-Lynx PCI 的 IEEE 1394 主机控制器
查看详情- 封装:100-TQFP
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:托盘
- 参考价格:$4.8954-$9.95
TSB12LV26PZT 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
原厂原装
22+ -
3288
-
上海市
-
-
-
一级代理原装
-
-
0 -
900
-
杭州
-
-
-
原装正品现货
-
TI
-
-
2019+ -
5800
-
上海市
-
-
-
全新原装现货
-
TI(德州仪器)
-
TQFP-100(14x14)
2022+ -
12000
-
上海市
-
-
-
原装可开发票
-
TI
-
-
21+ -
10000
-
上海市
-
-
-
原装现货,品质为先,请来电垂询!
-
TI
-
QFP
23+ -
5800
-
上海市
-
-
-
进口原装现货,杜绝假货。
TSB12LV26PZT 中文资料属性参数
- 标准包装:90
- 类别:集成电路 (IC)
- 家庭:接口 - 控制器
- 系列:-
- 控制器类型:以太网控制器
- 接口:PCI
- 电源电压:3.3 V,5V
- 电流 - 电源:-
- 工作温度:-
- 安装类型:表面贴装
- 封装/外壳:100-TQFP
- 供应商设备封装:100-TQFP(14x14)
- 包装:托盘
- 其它名称:296-11065
产品特性
- 3.3-V and 5-V PCI bus signaling
- 3.3-V supply (core voltage is internally regulated to 1.8 V)
- Serial bus data rates of 100M bits/s, 200M bits/s, and 400M bits/s
- Physical write posting of up to three outstanding transactions
- Serial ROM interface supports 2-wire devices
- External cycle timer control for customized synchronization
- PCI burst transfers and deep FIFOs to tolerate large host latency
- Two general-purpose I/Os
- Fabricated in advanced low-power CMOS process
- Packaged in 100-terminal LQFP (PZT)
- PCI_CLKRUN\ protocol
产品概述
The Texas Instruments TSB12LV26 device is a PCI-to-1394 host controller compliant with the PCI Local Bus Specification, PCI Bus Power Management Interface Specification, IEEE Std 1394-1995, and 1394 Open Host Controller Interface Specification. The chip provides the IEEE 1394 link function and is compatible with 100M bits/s, 200M bits/s, and 400M bits/s serial bus data rates.As required by the 1394 Open Host Controller Interface Specification (OHCI) and IEEE Std 1394a-2000, internal control registers are memory-mapped and nonprefetchable. The PCI configuration header is accessed through configuration cycles specified by PCI and provides plug-and-play (PnP) compatibility. Furthermore, the TSB12LV26 device is compliant with the PCI Bus Power Management Interface Specification, per the PC 99 Design Guide requirements. TSB12LV26 device supports the D0, D2, and D3 power states.The TSB12LV26 design provides PCI bus master bursting and is capable of transferring a cacheline of data at 132M bytes/s after connection to the memory controller. Since PCI latency can be large, deep FIFOs are provided to buffer 1394 data.The TSB12LV26 device provides physical write posting buffers and a highly-tuned physical data path for SBP-2 performance. The TSB12LV26 device also provides multiple isochronous contexts, multiple cacheline burst transfers, advanced internal arbitration, and bus-holding buffers on the PHY/link interface.An advanced CMOS process achieves low power consumption and allows the TSB12LV26 device to operate at PCI clock rates up to 33 MHz.
TSB12LV26PZT 相关产品
- COM20020I-DZD
- CS82C59A
- CY7C63833-LTXC
- CY7C64225-28PVXC
- CY7C65621-56LTXCT
- CY7C65630-56LTXCT
- CY7C65631-56LTXCT
- CY7C65632-28LTXC
- CY7C65632-28LTXCT
- CY7C65632-48AXC
- CY7C65634-28LTXC
- CY7C65634-48AXC
- CY7C65640A-LTXC
- CY7C65642-28LTXC
- CY7C65642-48AXC
- CY7C67200-48BAXI
- CY7C68300B-56LFXC
- CY7C68300B-56PVXC
- CY7C68300C-56LFXC
- CY8C20140-LDX2I
- CY8CMBR2016-24LQXI
- CY8CMBR2044-24LKXI
- CYWB0320ABX-FDXIT
- DP83820BVUW
- DP83934AVQB
- DP83934CVUL-33
- DS2141AQ
- DS2482S-100+
- DS2482S-100+T&R
- DS2482S-800+T&R

搜索
发布采购