更新日期:2024-04-01 00:04:00
产品简介:C64x 定点 DSP- 高达 850MHz、McBSP、PCI
查看详情TMS320C6415TBCLZ1 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
原厂原装
22+ -
3288
-
上海市
-
-
-
一级代理原装
-
TI
-
BGA
21+ -
2000
-
上海市
-
-
-
原装现货,品质为先,请来电垂询!
-
TI
-
BGA
2108 -
2
-
台州
-
-
TMS320C6415TBCLZ1 中文资料属性参数
- 制造商:Texas Instruments
- 产品种类:数字信号处理器与控制器 (DSP, DSC)
- 数据总线宽度:32 bit
- 程序存储器大小:128 KB
- 最大时钟频率:1 KHz
- 可编程输入/输出端数量:16
- 设备每秒兆指令数:8000 MIPs
- 工作电源电压:1.2 V
- 最大工作温度:+ 90 C
- 封装 / 箱体:FC/CSP-532
- 安装风格:SMD/SMT
- 系列/芯体:TMS320C
- 最小工作温度:0 C
- 产品:DSPs
- 程序存储器类型:Asynchronous SRAM, Synchronous SDRAM, SBSRAM
- 工厂包装数量:1
- 类型:TMS320C
产品特性
- Highest-Performance Fixed-Point DSPs 1.67-/1.39-/1.17-/1-ns Instruction Cycle 600-/720-/850-MHz, 1-GHz Clock Rate Eight 32-Bit Instructions/Cycle Twenty-Eight Operations/Cycle 4800, 5760, 6800, 8000 MIPS Fully Software-Compatible With C62x™ C6414/15/16 Devices Pin-Compatible Extended Temperature Devices Available
- 1.67-/1.39-/1.17-/1-ns Instruction Cycle
- 600-/720-/850-MHz, 1-GHz Clock Rate
- Eight 32-Bit Instructions/Cycle
- Twenty-Eight Operations/Cycle
- 4800, 5760, 6800, 8000 MIPS
- Fully Software-Compatible With C62x™
- C6414/15/16 Devices Pin-Compatible
- Extended Temperature Devices Available
- VelociTI.2™ Extensions to VelociTI™ Advanced Very-Long-Instruction-Word (VLIW) TMS320C64x™ DSP Core Eight Highly Independent Functional Units With VelociTI.2™ Extensions: Six ALUs (32-/40-Bit), Each Supports Single 32-Bit, Dual 16-Bit, or Quad 8-Bit Arithmetic per Clock Cycle Two Multipliers Support Four 16 x 16-Bit Multiplies (32-Bit Results) per Clock Cycle or Eight 8 x 8-Bit Multiplies (16-Bit Results) per Clock Cycle Non-Aligned Load-Store Architecture 64 32-Bit General-Purpose Registers Instruction Packing Reduces Code Size All Instructions Conditional
- Eight Highly Independent Functional Units With VelociTI.2™ Extensions: Six ALUs (32-/40-Bit), Each Supports Single 32-Bit, Dual 16-Bit, or Quad 8-Bit Arithmetic per Clock Cycle Two Multipliers Support Four 16 x 16-Bit Multiplies (32-Bit Results) per Clock Cycle or Eight 8 x 8-Bit Multiplies (16-Bit Results) per Clock Cycle
- Six ALUs (32-/40-Bit), Each Supports Single 32-Bit, Dual 16-Bit, or Quad 8-Bit Arithmetic per Clock Cycle
- Two Multipliers Support Four 16 x 16-Bit Multiplies (32-Bit Results) per Clock Cycle or Eight 8 x 8-Bit Multiplies (16-Bit Results) per Clock Cycle
- Non-Aligned Load-Store Architecture
- 64 32-Bit General-Purpose Registers
- Instruction Packing Reduces Code Size
- All Instructions Conditional
- Instruction Set Features Byte-Addressable (8-/16-/32-/64-Bit Data) 8-Bit Overflow Protection Bit-Field Extract, Set, Clear Normalization, Saturation, Bit-Counting VelociTI.2™ Increased Orthogonality
- Byte-Addressable (8-/16-/32-/64-Bit Data)
- 8-Bit Overflow Protection
- Bit-Field Extract, Set, Clear
- Normalization, Saturation, Bit-Counting
- VelociTI.2™ Increased Orthogonality
- VCP [C6416T Only] Supports Over 833 7.95-Kbps AMR Programmable Code Parameters
- Supports Over 833 7.95-Kbps AMR
- Programmable Code Parameters
- TCP [C6416T Only] Supports up to 10 2-Mbps or 60 384-Kbps 3GPP (6 Iterations) Programmable Turbo Code and Decoding Parameters
- Supports up to 10 2-Mbps or 60 384-Kbps 3GPP (6 Iterations)
- Programmable Turbo Code and Decoding Parameters
- L1/L2 Memory Architecture 128K-Bit (16K-Byte) L1P Program Cache(Direct Mapped) 128K-Bit (16K-Byte) L1D Data Cache (2-Way Set-Associative) 8M-Bit (1024K-Byte) L2 Unified Mapped RAM/Cache (Flexible Allocation)
- 128K-Bit (16K-Byte) L1P Program Cache(Direct Mapped)
- 128K-Bit (16K-Byte) L1D Data Cache (2-Way Set-Associative)
- 8M-Bit (1024K-Byte) L2 Unified Mapped RAM/Cache (Flexible Allocation)
- Two External Memory Interfaces (EMIFs) One 64-Bit (EMIFA), One 16-Bit (EMIFB) Glueless Interface to Asynchronous Memories (SRAM and EPROM) and Synchronous Memories (SDRAM, SBSRAM, ZBT SRAM, and FIFO) 1280M-Byte Total Addressable External Memory Space
- One 64-Bit (EMIFA), One 16-Bit (EMIFB)
- Glueless Interface to Asynchronous Memories (SRAM and EPROM) and Synchronous Memories (SDRAM, SBSRAM, ZBT SRAM, and FIFO)
- 1280M-Byte Total Addressable External Memory Space
- Enhanced Direct-Memory-Access (EDMA) Controller (64 Independent Channels)
- Host-Port Interface (HPI) User-Configurable Bus Width (32-/16-Bit)
- User-Configurable Bus Width (32-/16-Bit)
- 32-Bit/33-MHz, 3.3-V PCI Master/Slave Interface Conforms to PCI Specification 2.2 [C6415T/C6416T] Three PCI Bus Address Registers: Prefetchable Memory Non-Prefetchable Memory I/O Four-Wire Serial EEPROM Interface PCI Interrupt Request Under DSP Program Control DSP Interrupt Via PCI I/O Cycle
- Three PCI Bus Address Registers: Prefetchable Memory Non-Prefetchable Memory I/O
- Four-Wire Serial EEPROM Interface
- PCI Interrupt Request Under DSP Program Control
- DSP Interrupt Via PCI I/O Cycle
- Three Multichannel Buffered Serial Ports Direct Interface to T1/E1, MVIP, SCSA Framers Up to 256 Channels Each ST-Bus-Switching-, AC97-Compatible Serial Peripheral Interface (SPI) Compatible (Motorola™)
- Direct Interface to T1/E1, MVIP, SCSA Framers
- Up to 256 Channels Each
- ST-Bus-Switching-, AC97-Compatible
- Serial Peripheral Interface (SPI) Compatible (Motorola™)
- Three 32-Bit General-Purpose Timers
- UTOPIA [C6415T/C6416T] UTOPIA Level 2 Slave ATM Controller 8-Bit Transmit and Receive Operations up to 50 MHz per Direction User-Defined Cell Format up to 64 Bytes
- UTOPIA Level 2 Slave ATM Controller
- 8-Bit Transmit and Receive Operations up to 50 MHz per Direction
- User-Defined Cell Format up to 64 Bytes
- Sixteen General-Purpose I/O (GPIO) Pins
- Flexible PLL Clock Generator
- IEEE-1149.1 (JTAG) Boundary-Scan-Compatible
- 532-Pin Ball Grid Array (BGA) Package (GLZ and ZLZ Suffixes), 0.8-mm Ball Pitch
- 0.09-µm/7-Level Cu Metal Process (CMOS)
- 3.3-V I/Os, 1.1-V Internal (600 MHz)
- 3.3-V I/Os, 1.2-V Internal (720/850 MHZ, 1 GHz)
产品概述
TMS320C6415TBCLZ1 数据手册
数据手册 | 说明 | 数量 | 操作 |
---|---|---|---|
![]() |
The TMS320C64x DSPs (including the TMS320C6414T, TMS320C6415T, and TMS320C6416T devices) are the highest-performance fixed-point DSP generation in the TMS320C6000. DSP platform. The TMS320C64x (C64x) device is based on the second-generation high-performance, advanced VelociTI very-long-instruction-word (VLIW) architecture (VelociTI.2) developed by Texas Instruments (TI), making these DSPs an excellent choice for wireless infrastructure applications. The C64x is a code-compatible member of the C6000 DSP platform. With performance of up to 8000 million instructions per second (MIPS) at a clock r... |
16页,169K | 查看 |
TMS320C6415TBCLZ1 电路图

TMS320C6415TBCLZ1 电路图
TMS320C6415TBCLZ1 相关产品
- 100301QC
- 100304QC
- 100310QC
- 100311QC
- 100313QC
- 100316QC
- 100322QC
- 100329APC
- 100329DC
- 100336DC
- 100336PC
- 100341QC
- 100351DC
- 100351PC
- 100363QC
- 100364QC
- 100370QC
- 100390QC
- 100398QI
- 11AA010T-I/TT
- 11AA160T-I/TT
- 11LC010T-I/TT
- 11LC020T-I/TT
- 11LC040T-E/TT
- 11LC160T-E/TT
- 1ED020I12-F
- 2304NZGI-1LF
- 23A640-I/SN
- 23K256-I/SN
- 23K256-I/ST