您好,欢迎来到知芯网
  • 封装:24-VFQFN 裸露焊盘
  • RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
  • 包装方式:Digi-Reel®
  • 参考价格:$12.075-$15.66

更新日期:2024-04-01 00:04:00

产品简介:1.0Gbps 至 1.3Gbps 双信号调节收发器

查看详情
  • 封装:24-VFQFN 裸露焊盘
  • RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
  • 包装方式:Digi-Reel®
  • 参考价格:$12.075-$15.66

TLK1002ARGET 供应商

  • 公司
  • 型号
  • 品牌
  • 封装/批号
  • 数量
  • 地区
  • 日期
  • 说明
  • 询价

TLK1002ARGET 中文资料属性参数

  • 标准包装:1
  • 类别:集成电路 (IC)
  • 家庭:接口 - 驱动器,接收器,收发器
  • 系列:-
  • 类型:收发器
  • 驱动器/接收器数:2/2
  • 规程:千兆位以太网
  • 电源电压:1.7 V ~ 1.9 V
  • 安装类型:表面贴装
  • 封装/外壳:24-VFQFN 裸露焊盘
  • 供应商设备封装:24-VQFN 裸露焊盘(4x4)
  • 包装:®
  • 其它名称:296-19420-6

产品特性

  • Fully Integrated Signal Conditioning Transceiver
  • 1.0-1.3 Gbps Operation
  • Low Power CMOS Design (<300 mW)
  • High Differential Output Voltage Swing (1600 mVp-p typical)
  • 400 mVp-p Differential Input Sensitivity
  • High Input Jitter Tolerance 0.606 UI
  • Single 1.8 V Power Supply
  • 2.5 V Tolerant Control Inputs
  • Differential VML Transmit Outputs With No External Components Necessary
  • No External Filter Components Required for PLLs
  • Supports Loop-Back Modes
  • Temperature Rating 0°C to 70°C
  • Small Footprint 4 mm × 4 mm 24-Lead QFN Package
  • APPLICATIONS Resynchronization in Both Directions for 1.25 Gbps Links Repeater for 1.0625 Gbps Applications
  • Resynchronization in Both Directions for 1.25 Gbps Links
  • Repeater for 1.0625 Gbps Applications

产品概述

TLK1002A is a single-chip dual signal conditioning transceiver.This chip supports data rates from 1.0 Gbps up to 1.3 Gbps. An on-chip clock generation phase-locked loop (PLL) generates the required half-rate clock from an externally applied reference clock. This reference clock equals approximately one tenth of the data rate. It may be off frequency from both received data streams by up to ±200 ppm.Both data paths are implemented identical. The implemented input buffers provide an input sensitivity of 400 mVp-p differential.The data paths tolerate up to 0.606 UI total input jitter. Signal retiming is performed by means of phase-locked loop (PLL) circuits. The retimed output signals are fed to VML output buffers, which provide output amplitudes of typical 1600mVp-p differential across the external 2x50 load.TLK1002A only requires a single 1.8 V supply voltage. Robust design avoids the necessity of special off-chip supply filtering.Advanced low power CMOS design leads to low power consumption.

TLK1002ARGET 数据手册

数据手册 说明 数量 操作
TLK1002ARGET

2/2 Transceiver Full Gigabit Ethernet 24-VQFN Exposed Pad (4x4)

17页,855K 查看

IC 索引: A B C D E F G H I J K L M N O P Q R S T U V W X Y Z 0 1 2 3 4 5 6 7 8 9