- 封装:44-LCC(J 形引线)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:管件
- 参考价格:$10.463-$8.6025
更新日期:2024-04-01
产品简介:具有 64 字节 FIFO、自动流控制、低功耗模式的单路 UART
查看详情- 封装:44-LCC(J 形引线)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:管件
- 参考价格:$10.463-$8.6025
TL16C750FN 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
原厂原装
22+ -
3288
-
上海市
-
-
-
一级代理原装
-
TI
-
-
2019+ -
5800
-
上海市
-
-
-
全新原装现货
-
TI(德州仪器)
-
PLCC-44(16.58x16.58)
2022+ -
12000
-
上海市
-
-
-
原装可开发票
-
TI
-
PLCC
N/A -
26
-
台州
-
-
-
TI/德州仪器
-
PLCC44
21+ -
20000
-
杭州
-
-
-
只做原装现货,大量现货热卖
TL16C750FN 中文资料属性参数
- 标准包装:26
- 类别:集成电路 (IC)
- 家庭:接口 - UART(通用异步接收器/发送器)
- 系列:-
- 特点:故障启动位检测
- 通道数:1,UART
- FIFO's:64 字节
- 规程:-
- 电源电压:3.3V,5V
- 带并行端口:-
- 带自动流量控制功能:是
- 带IrDA 编码器/解码器:-
- 带故障启动位检测功能:是
- 带调制解调器控制功能:是
- 带CMOS:是
- 安装类型:表面贴装
- 封装/外壳:44-LCC(J 形引线)
- 供应商设备封装:44-PLCC(16.59x16.59)
- 包装:管件
- 其它名称:296-2647-5
产品特性
- Pin-to-Pin Compatible With the Existing TL16C550B/C
- Programmable 16- or 64-Byte FIFOs to Reduce CPU Interrupts
- Programmable Auto- RTS\ and Auto- CTS\
- In Auto- CTS\ Mode, CTS\ Controls Transmitter
- In Auto- RTS\ Mode, Receiver FIFO Contents and Threshold Control RTS\
- Serial and Modem Control Outputs Drive a RJ11 Cable Directly When Equipment Is on the Same Power Drop
- Capable of Running With All Existing TL16C450 Software
- After Reset, All Registers Are Identical to the TL16C450 Register Set
- Up to 16-MHz Clock Rate for Up to 1-Mbaud Operation
- In the TL16C450 Mode, Hold and Shift Registers Eliminate the Need for Precise Synchronization Between the CPU and Serial Data
- Programmable Baud Rate Generator Allows Division of Any Input Reference Clock by 1 to (216-1) and Generates an Internal 16 × Clock
- Standard Asynchronous Communication Bits (Start, Stop, and Parity) Added or Deleted to or From the Serial Data Stream
- 5-V and 3-V Operation
- Register Selectable Sleep Mode and Low-Power Mode
- Independent Receiver Clock Input
- Independently Controlled Transmit, Receive, Line Status, and Data Set Interrupts
- Fully Programmable Serial Interface Characteristics: 5-, 6-, 7-, or 8-Bit Characters Even-, Odd-, or No-Parity Bit Generation and Detection 1-, 11/2-, or 2-Stop Bit Generation Baud Generation (DC to 1 Mbits Per Second)
- 5-, 6-, 7-, or 8-Bit Characters
- Even-, Odd-, or No-Parity Bit Generation and Detection
- 1-, 11/2-, or 2-Stop Bit Generation
- Baud Generation (DC to 1 Mbits Per Second)
- False Start Bit Detection
- Complete Status Reporting Capabilities
- 3-State Output CMOS Drive Capabilities for Bidirectional Data Bus and Control Bus
- Line Break Generation and Detection
- Internal Diagnostic Capabilities: Loopback Controls for Communications Link Fault Isolation Break, Parity, Overrun, Framing Error Simulation
- Loopback Controls for Communications Link Fault Isolation
- Break, Parity, Overrun, Framing Error Simulation
- Fully Prioritized Interrupt System Controls
- Modem Control Functions ( CTS\, RTS\, DSR\, DTR\, RI\, and DCD\)
- Available in 44-Pin PLCC and 64-Pin SQFP
- Industrial Temperature Range Available for 64-Pin SQFP
产品概述
The TL16C750 is a functional upgrade of the TL16C550C asynchronous communications element (ACE), which in turn is a functional upgrade of the TL16C450. Functionally equivalent to the TL16C450 on power up (character or TL16C450 mode), the TL16C750, like the TL16C550C, can be placed in an alternate mode (FIFO mode). This relieves the CPU of excessive software overhead by buffering received and transmitted characters. The receiver and transmitter FIFOs store up to 64 bytes including three additional bits of error status per byte for the receiver FIFO. The user can choose between a 16-byte FIFO mode or an extended 64-byte FIFO mode. In the FIFO mode, there is a selectable autoflow control feature that can significantly reduce software overload and increase system efficiency by automatically controlling serial data flow through the RTS\ output and the CTS\ input signals (see Figure 1).
The TL16C750 performs serial-to-parallel conversion on data received from a peripheral device or modem and parallel-to-serial conversion on data received from its CPU. The CPU can read the ACE status at any time. The ACE includes complete modem control capability and a processor interrupt system that can be tailored to minimize software management of the communications link.
The TL16C750 ACE includes a programmable baud rate generator capable of dividing a reference clock by divisors from 1 to (216 - 1) and producing a 16× reference clock for the internal transmitter logic. Provisions are also included to use this 16× clock for the receiver logic. The ACE accommodates a 1-Mbaud serial rate (16-MHz input clock) so a bit time is 1 us and a typical character time is 10 us (start bit, 8 data bits, stop bit).
Two of the TL16C450 terminal functions have been changed to TXRDY\ and RXRDY\, which provide signaling to a direct memory access (DMA) controller.
TL16C750FN 数据手册
数据手册 | 说明 | 数量 | 操作 |
---|---|---|---|
![]() |
ASYNCHRONOUS COMMUNICATIONS ELEMENT WITH 64-BYTE FIFOs AND AUTOFLOW CONTROL |
35 Pages页,512K | 查看 |
![]() |
IC UART 64-BYTE FIFO 44-PLCC |
35页,517K | 查看 |
![]() |
ASYNCHRONOUS COMMUNICATIONS ELEMENT WITH 64-BYTE FIFOs AND AUTOFLOW CONTROL |
35 Pages页,512K | 查看 |
![]() |
IC ASYNC COMM ELEMENT 44-PLCC |
35页,517K | 查看 |
TL16C750FN 电路图

TL16C750FN 电路图
TL16C750FN 相关产品
- FT2232D-REEL
- FT2232HL-REEL
- FT2232HQ-REEL
- FT230XS-R
- FT231XQ-R
- FT231XS-R
- FT232BL-REEL
- FT232BQ-REEL
- FT232HL-REEL
- FT232HQ-REEL
- FT232RL-REEL
- FT232RQ-REEL
- FT4232HL-REEL
- FT4232HQ-REEL
- MAX14830ETM+
- MAX3100CEE+T
- MAX3100EEE+T
- MAX3100EPD+
- MAX3109ETJ+
- MAX3110ECWI+G36
- SC26C92C1A,512
- ST16C550CQ48TR-F
- TL16C2550IPFB
- TL16C2550IPFBR
- TL16C2550IPFBRQ1
- TL16C2550IRHB
- TL16C2550IRHBR
- TL16C2550PFB
- TL16C2550PFBR
- TL16C2550RHB