您好,欢迎来到知芯网
  • 封装:80-LQFP
  • RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
  • 包装方式:带卷 (TR)
  • 参考价格:$7.315

更新日期:2024-04-01

产品简介:具有 16 字节 FIFO 的四路 UART

查看详情
  • 封装:80-LQFP
  • RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
  • 包装方式:带卷 (TR)
  • 参考价格:$7.315

TL16C554PNR 供应商

  • 公司
  • 型号
  • 品牌
  • 封装/批号
  • 数量
  • 地区
  • 日期
  • 说明
  • 询价

TL16C554PNR 中文资料属性参数

  • 标准包装:1,000
  • 类别:集成电路 (IC)
  • 家庭:接口 - UART(通用异步接收器/发送器)
  • 系列:-
  • 特点:故障启动位检测
  • 通道数:4,QUART
  • FIFO's:16 字节
  • 规程:-
  • 电源电压:4.75 V ~ 5.25 V
  • 带并行端口:-
  • 带自动流量控制功能:-
  • 带IrDA 编码器/解码器:-
  • 带故障启动位检测功能:
  • 带调制解调器控制功能:
  • 带CMOS:-
  • 安装类型:表面贴装
  • 封装/外壳:80-LQFP
  • 供应商设备封装:80-LQFP(12x12)
  • 包装:带卷 (TR)

产品特性

  • Integrated Asynchronous Communications Element
  • Consists of Four Improved TL16C550 ACEs Plus Steering Logic
  • In FIFO Mode, Each ACE Transmitter and Receiver Is Buffered With 16-Byte FIFO to Reduce the Number of Interrupts to CPU
  • In TL16C450 Mode, Hold and Shift Registers Eliminate Need for Precise Synchronization Between the CPU and Serial Data
  • Up to 16-MHz Clock Rate for up to 1-Mbaud Operation
  • Programmable Baud Rate Generators Which Allow Division of Any Input Reference Clock by 1 to (216-1) and Generate an Internal 16 × Clock
  • Adds or Deletes Standard Asynchronous Communication Bits (Start, Stop, and Parity) to or From the Serial Data Stream
  • Independently Controlled Transmit, Receive, Line Status, and Data Set Interrupts
  • Fully Programmable Serial Interface Characteristics: 5-, 6-, 7-, or 8-Bit Characters Even-, Odd-, or No-Parity Bit 1-, 1 1/2-, or 2-Stop Bit Generation Baud Generation (DC to 1-Mbit Per Second)
  • 5-, 6-, 7-, or 8-Bit Characters
  • Even-, Odd-, or No-Parity Bit
  • 1-, 1 1/2-, or 2-Stop Bit Generation
  • Baud Generation (DC to 1-Mbit Per Second)
  • False Start Bit Detection
  • Complete Status Reporting Capabilities
  • Line Break Generation and Detection
  • Internal Diagnostic Capabilities: Loopback Controls for Communications Link Fault Isolation Break, Parity, Overrun, Framing Error Simulation
  • Loopback Controls for Communications Link Fault Isolation
  • Break, Parity, Overrun, Framing Error Simulation
  • Fully Prioritized Interrupt System Controls
  • Modem Control Functions (CTS\, RTS\, DSR\, DTR\, RI\, and DCD\)
  • 3-State Outputs Provide TTL Drive Capabilities for Bidirectional Data Bus and Control Bus

产品概述

The TL16C554 and the TL16C554I are enhanced quadruple versions of the TL16C550B asynchronous communications element (ACE). Each channel performs serial-to-parallel conversion on data characters received from peripheral devices or modems and parallel-to-serial conversion on data characters transmitted by the CPU. The complete status of each channel of the quadruple ACE can be read at any time during functional operation by the CPU. The information obtained includes the type and condition of the operation performed and any error conditions encountered.The TL16C554 and the TL16C554I quadruple ACE can be placed in an alternate FIFO mode, which activates the internal FIFOs to allow 16 bytes (plus three bits of error data per byte in the receiver FIFO) to be stored in both receive and transmit modes. To minimize system overhead and maximize system efficiency, all logic is on the chip. Two terminal functions allow signaling of direct memory access (DMA) transfers. Each ACE includes a programmable baud rate generator that can divide the timing reference clock input by a divisor between 1 and (216-1).The TL16C554 and the TL16C554I are available in a 68-pin plastic-leaded chip-carrier (PLCC) FN package and in an 80-pin (TQFP) PN package.

TL16C554PNR 数据手册

数据手册 说明 数量 操作
TL16C554PNR

Quad UART with 16-Byte FIFOs 80-LQFP

33页,446K 查看

TL16C554PNR 电路图

TL16C554PNR 电路图

TL16C554PNR 电路图

IC 索引: A B C D E F G H I J K L M N O P Q R S T U V W X Y Z 0 1 2 3 4 5 6 7 8 9