您好,欢迎来到知芯网
  • 封装:80-TQFP 裸露焊盘
  • RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
  • 包装方式:托盘
  • 参考价格:$120-$145

更新日期:2024-04-01

产品简介:三通道 10 位全格式视频 DAC(增强型产品)

查看详情
  • 封装:80-TQFP 裸露焊盘
  • RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
  • 包装方式:托盘
  • 参考价格:$120-$145

THS8200IPFPEP 供应商

  • 公司
  • 型号
  • 品牌
  • 封装/批号
  • 数量
  • 地区
  • 日期
  • 说明
  • 询价

THS8200IPFPEP 中文资料属性参数

  • 标准包装:96
  • 类别:集成电路 (IC)
  • 家庭:数据采集 - 数模转换器
  • 系列:-
  • 设置时间:6.6ns
  • 位数:11
  • 数据接口:I²C,串行
  • 转换器数目:3
  • 电压电源:模拟和数字
  • 功率耗散(最大):735mW
  • 工作温度:-40°C ~ 85°C
  • 安装类型:表面贴装
  • 封装/外壳:80-TQFP 裸露焊盘
  • 供应商设备封装:80-HTQFP(12x12)
  • 包装:托盘
  • 输出数目和类型:3 电压,单极
  • 采样率(每秒):205M
  • 其它名称:296-27316

产品特性

  • Three 11-Bit 205-MSPS D/A Converters With Integrated Bi-Level/Tri-Level Sync Insertion
  • Support for All ATSC Video Formats (Including 1080P) and PC Graphics Formats (Up to UXGA at 75 Hz)
  • INPUT Flexible 10/15/16/20/24/30-Bit Digital Video Input Interface With Support for YCbCr or RGB Data, Either 4:4:4 or 4:2:2 Sampled Video Synchronization Via Hsync, Vsync Dedicated Inputs or Via Extraction of Embedded SAV/EAV Codes According to ITU-R.BT601 (SDTV) or SMPTE274M/SMPTE296M (HDTV) Glueless Interface to TI DVI 1.0 (With HDCP) Receivers. Can Receive Video-Over-DVI Formats According to the EIA-861 Specification and Convert to YPbPr/RGB Component Formats With Separate Syncs or Embedded Composite Sync
  • Flexible 10/15/16/20/24/30-Bit Digital Video Input Interface With Support for YCbCr or RGB Data, Either 4:4:4 or 4:2:2 Sampled
  • Video Synchronization Via Hsync, Vsync Dedicated Inputs or Via Extraction of Embedded SAV/EAV Codes According to ITU-R.BT601 (SDTV) or SMPTE274M/SMPTE296M (HDTV)
  • Glueless Interface to TI DVI 1.0 (With HDCP) Receivers. Can Receive Video-Over-DVI Formats According to the EIA-861 Specification and Convert to YPbPr/RGB Component Formats With Separate Syncs or Embedded Composite Sync
  • VIDEO PROCESSING Programmable Clip/Shift/Multiply Function for Operation With Full-Range or ITU-R.BT601 Video Range Input Data Programmable Digital Fine-Gain Controller on Each Analog Output Channel, for Accurate Channel Matching and Programmable White-Balance Control Built-In 4:2:2 to 4:4:4 Video Interpolation Filter Built-In 2× Oversampling SDTV/HDTV Interpolation Filter for Improved Video Frequency Characteristic Fully Programmable Digital Color Space Conversion Circuit Fully Programmable Display Timing Generator to Supply All SDTV and HDTV Composite Sync Ttiming Formats, Progressive and Interlaced Fully Programmable Hsync/Vsync Outputs Vertical Blanking Interval (VBI) Override or Data Pass-Thru for VBI Data Transparency Programmable CGMS Data Generation and Insertion
  • Programmable Clip/Shift/Multiply Function for Operation With Full-Range or ITU-R.BT601 Video Range Input Data
  • Programmable Digital Fine-Gain Controller on Each Analog Output Channel, for Accurate Channel Matching and Programmable White-Balance Control
  • Built-In 4:2:2 to 4:4:4 Video Interpolation Filter
  • Built-In 2× Oversampling SDTV/HDTV Interpolation Filter for Improved Video Frequency Characteristic
  • Fully Programmable Digital Color Space Conversion Circuit
  • Fully Programmable Display Timing Generator to Supply All SDTV and HDTV Composite Sync Ttiming Formats, Progressive and Interlaced
  • Fully Programmable Hsync/Vsync Outputs
  • Vertical Blanking Interval (VBI) Override or Data Pass-Thru for VBI Data Transparency
  • Programmable CGMS Data Generation and Insertion
  • OUTPUT Digital ITU-R BT.656 Digital Video Output Port Analog Analog Component Output from Software-Switchable 700-mV/1.3-V Compliant Output DACs at 37.5- load Programmable Video/Sync Ratio (7:3 or 10:4) Programmable Video Pedestal
  • Digital ITU-R BT.656 Digital Video Output Port
  • ITU-R BT.656 Digital Video Output Port
  • Analog Analog Component Output from Software-Switchable 700-mV/1.3-V Compliant Output DACs at 37.5- load Programmable Video/Sync Ratio (7:3 or 10:4) Programmable Video Pedestal
  • Analog Component Output from Software-Switchable 700-mV/1.3-V Compliant Output DACs at 37.5- load
  • Programmable Video/Sync Ratio (7:3 or 10:4)
  • Programmable Video Pedestal
  • GENERAL Built-In Video Color Bar Test Pattern Generator Fast Mode I2C Control Interface Configurable Master or Slave Timing Mode Configuration Modes Allow the Device to Act as a Master Timing Source for Requesting Data from, e.g., the Video Frame Buffer. Alternatively, the Device Can Slave to an External Timing Master (Master Mode Only Available for PC Graphics Output Modes). DAC and Chip Powerdown Modes Low-Power 1.8-/3.3-V Operation 80-pin PowerPAD™ Plastic Quad Flatpack Package with Efficient Heat Dissipation and Small Physical Size
  • Built-In Video Color Bar Test Pattern Generator
  • Fast Mode I2C Control Interface
  • Configurable Master or Slave Timing Mode Configuration Modes Allow the Device to Act as a Master Timing Source for Requesting Data from, e.g., the Video Frame Buffer. Alternatively, the Device Can Slave to an External Timing Master (Master Mode Only Available for PC Graphics Output Modes).
  • Configuration Modes Allow the Device to Act as a Master Timing Source for Requesting Data from, e.g., the Video Frame Buffer. Alternatively, the Device Can Slave to an External Timing Master (Master Mode Only Available for PC Graphics Output Modes).
  • DAC and Chip Powerdown Modes
  • Low-Power 1.8-/3.3-V Operation
  • 80-pin PowerPAD™ Plastic Quad Flatpack Package with Efficient Heat Dissipation and Small Physical Size
  • APPLICATIONS DVD Players Digital-TV/Interactive-TV/Internet Set-Top Boxes Personal Video Recorders HDTV Display or Projection Systems digital Video Systems
  • DVD Players
  • Digital-TV/Interactive-TV/Internet Set-Top Boxes
  • Personal Video Recorders
  • HDTV Display or Projection Systems
  • digital Video Systems

产品概述

THS8200 is a complete video back-end D/A solution for DVD players, personal video recorders and set-top boxes, or any system requiring the conversion of digital component video signals into the analog domain.THS8200 can accept a variety of digital input formats, in both 4:4:4 and 4:2:2 formats, over a 3×10-bit, 2×10-bit or 1×10-bit interface. The device synchronizes to incoming video data either through dedicated Hsync/Vsync inputs or through extraction of the sync information from embedded sync (SAV/EAV) codes inside the video stream. Alternatively, when configured for generating PC graphics output, THS8200 also provides a master timing mode in which it requests video data from an external (memory) source.THS8200 contains a display timing generator that is completely programmable for all standard and nonstandard video formats up to the maximum supported pixel clock of 205 MSPS. Therefore, the device supports all component video and PC graphics (VESA) formats. A fully-programmable 3×3 matrixing operation is included for color space conversion. All video formats, up to the HDTV 1080I and 720P formats, can also be internally 2× oversampled. Oversampling relaxes the need for sharp external analog reconstruction filters behind the DAC and improves the video frequency characteristic.The output compliance range can be set via external adjustment resistors and there is a choice of two settings, in order to accommodate without hardware changes both component video/PC graphics (700 mV) and composite video (1.3 V) outputs. An internal programmable clip/shift/multiply function on the video data assures standards-compliant video output ranges for either full 10-bit or reduced ITU-R.BT601 style video input. In order to avoid nonlinearities after scaling of the video range, the DACs are internally of 11-bit resolution. Furthermore, a bi- or tri-level sync with programmable amplitude (in order to support both 700/300-mV and 714/286-mV video/sync ratios) can be inserted either on the green/luma channel only or on all three output channels. This sync insertion is generated from additional current sources in the DACs such that the full DAC resolution remains available for the video range. This preserves 100% of the DAC’s 11-bit dynamic range for video data.THS8200 optionally supports the pass-through of ancillary data embedded in the input video stream or can insert ancillary data into the 525P analog component output according to the CGMS data specification.

THS8200IPFPEP 电路图

THS8200IPFPEP 电路图

THS8200IPFPEP 电路图

IC 索引: A B C D E F G H I J K L M N O P Q R S T U V W X Y Z 0 1 2 3 4 5 6 7 8 9