您好,欢迎来到知芯网
  • 封装:48-TQFP
  • RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
  • 包装方式:托盘
  • 参考价格:$12.63252

更新日期:2024-04-01 00:04:00

产品简介:集成器件采样速率转换器

查看详情
  • 封装:48-TQFP
  • RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
  • 包装方式:托盘
  • 参考价格:$12.63252

SRC4382IPFBG4 供应商

  • 公司
  • 型号
  • 品牌
  • 封装/批号
  • 数量
  • 地区
  • 日期
  • 说明
  • 询价

SRC4382IPFBG4 中文资料属性参数

  • 标准包装:250
  • 类别:集成电路 (IC)
  • 家庭:线性 - 音频处理
  • 系列:-
  • 类型:采样率转换器
  • 应用:接口,记录器,路由器
  • 安装类型:表面贴装
  • 封装/外壳:48-TQFP
  • 供应商设备封装:48-TQFP(7x7)
  • 包装:托盘
  • 配用:SRC4382EVM-PDK-ND - EVAL MOD FOR SRC4382

产品特性

  • Two-Channel Asynchronous Sample Rate Converter (SRC)Dynamic Range with -60dB Input (A-Weighted): 128dB typicalTotal Harmonic Distortion and Noise (THD+N) with Full-Scale Input: -125dB typicalSupports Audio Input and Output Data Word Lengths Up to 24 BitsSupports Input and Output Sampling Frequencies Up to 216kHzAutomatic Detection of the Input-to-Output Sampling RatioWide Input-to-Output Conversion Range: 16:1 to 1:16 ContinuousExcellent Jitter Attenuation CharacteristicsDigital De-Emphasis Filtering for 32kHz, 44.1kHz, and 48kHz Input Sampling RatesDigital Output Attenuation and Mute FunctionsOutput Word Length ReductionStatus Registers and Interrupt Generation for Sampling Ratio and Ready Flags
  • Dynamic Range with -60dB Input (A-Weighted): 128dB typical
  • Total Harmonic Distortion and Noise (THD+N) with Full-Scale Input: -125dB typical
  • Supports Audio Input and Output Data Word Lengths Up to 24 Bits
  • Supports Input and Output Sampling Frequencies Up to 216kHz
  • Automatic Detection of the Input-to-Output Sampling Ratio
  • Wide Input-to-Output Conversion Range: 16:1 to 1:16 Continuous
  • Excellent Jitter Attenuation Characteristics
  • Digital De-Emphasis Filtering for 32kHz, 44.1kHz, and 48kHz Input Sampling Rates
  • Digital Output Attenuation and Mute Functions
  • Output Word Length Reduction
  • Status Registers and Interrupt Generation for Sampling Ratio and Ready Flags
  • Digital Audio Interface Transmitter (DIT)Supports Sampling Rates Up to 216kHzIncludes Differential Line Driver and CMOS Buffered OutputsBlock-Sized Data Buffers for Both Channel Status and User DataStatus Registers and Interrupt Generation for Flag and Error Conditions
  • Supports Sampling Rates Up to 216kHz
  • Includes Differential Line Driver and CMOS Buffered Outputs
  • Block-Sized Data Buffers for Both Channel Status and User Data
  • Status Registers and Interrupt Generation for Flag and Error Conditions
  • User-Selectable Serial Host Interface: SPI or Philips I2C™Provides Access to On-Chip Registers and Data Buffers
  • Provides Access to On-Chip Registers and Data Buffers
  • Digital Audio Interface Receiver (DIR)PLL Lock Range Includes Sampling Rates from 20kHz to 216kHzIncludes Four Differential Input Line Receivers and an Input MultiplexerBypass Multiplexer Routes Line Receiver Outputs to Line Driver and Buffer OutputsBlock-Sized Data Buffers for Both Channel Status and User DataAutomatic Detection of Non-PCM Audio Streams (DTS CD/LD and IEC 61937 formats)Audio CD Q-Channel Sub-Code Decoding and Data BufferStatus Registers and Interrupt Generation for Flag and Error ConditionsLow Jitter Recovered Clock Output
  • PLL Lock Range Includes Sampling Rates from 20kHz to 216kHz
  • Includes Four Differential Input Line Receivers and an Input Multiplexer
  • Bypass Multiplexer Routes Line Receiver Outputs to Line Driver and Buffer Outputs
  • Block-Sized Data Buffers for Both Channel Status and User Data
  • Automatic Detection of Non-PCM Audio Streams (DTS CD/LD and IEC 61937 formats)
  • Audio CD Q-Channel Sub-Code Decoding and Data Buffer
  • Status Registers and Interrupt Generation for Flag and Error Conditions
  • Low Jitter Recovered Clock Output
  • Two Audio Serial Ports (Ports A and B)Synchronous Serial Interface to External Signal Processors, Data Converters, and LogicSlave or Master Mode Operation with Sampling Rates up to 216kHzSupports Left-Justified, Right-Justified, and Philips I2S™ Data FormatsSupports Audio Data Word Lengths Up to 24 Bits
  • Synchronous Serial Interface to External Signal Processors, Data Converters, and Logic
  • Slave or Master Mode Operation with Sampling Rates up to 216kHz
  • Supports Left-Justified, Right-Justified, and Philips I2S™ Data Formats
  • Supports Audio Data Word Lengths Up to 24 Bits
  • Four General-Purpose Digital OutputsMultifunction Programmable Via Control Registers
  • Multifunction Programmable Via Control Registers
  • Extensive Power-Down SupportFunctional Blocks May Be Disabled Individually When Not In Use
  • Functional Blocks May Be Disabled Individually When Not In Use
  • Operates From +1.8V Core and +3.3V I/O Power Supplies
  • Small TQFP-48 Package, Compatible with the SRC4392 and DIX4192
  • APPLICATIONSDIGITAL AUDIO RECORDERS AND MIXING DESKSDIGITAL AUDIO INTERFACES FOR COMPUTERSDIGITAL AUDIO ROUTERS AND DISTRIBUTION SYSTEMSBROADCAST STUDIO EQUIPMENTDVD/CD RECORDERSSURROUND SOUND DECODERS AND A/V RECEIVERSCAR AUDIO SYSTEMS
  • DIGITAL AUDIO RECORDERS AND MIXING DESKS
  • DIGITAL AUDIO INTERFACES FOR COMPUTERS
  • DIGITAL AUDIO ROUTERS AND DISTRIBUTION SYSTEMS
  • BROADCAST STUDIO EQUIPMENT
  • DVD/CD RECORDERS
  • SURROUND SOUND DECODERS AND A/V RECEIVERS
  • CAR AUDIO SYSTEMS

产品概述

The SRC4382 is a highly-integrated CMOS device designed for use in professional and broadcast digital audio systems. The SRC4382 combines a high-performance, two-channel, asynchronous sample rate converter (SRC) with a digital audio interface receiver (DIR) and transmitter (DIT), two audio serial ports, and flexible distribution logic for interconnection of the function block data and clocks.The DIR and DIT are compatible with the AES3, S/PDIF, IEC 60958, and EIAJ CP-1201 interface standards. The audio serial ports, DIT, and SRC may be operated at sampling rates up to 216kHz. The DIR lock range includes sampling rates from 20kHz to 216kHz.The SRC4382 is configured using on-chip control registers and data buffers, which are accessed through either a 4-wire serial peripheral interface (SPI) port, or a 2-wire Philips I2C bus interface. Status registers provide access to a variety of flag and error bits, which are derived from the various function blocks. An open drain interrupt output pin is provided, and is supported by flexible interrupt reporting and mask options via control register settings. A master reset input pin is provided for initialization by a host processor or supervisory functions.The SRC4382 requires a +1.8V core logic supply, in addition to a +3.3V supply for powering portions of the DIR, DIT, and line driver and receiver functions. A separate logic I/O supply supports operation from +1.65V to +3.6V, providing compatibility with low voltage logic interfaces typically found on digital signal processors and programmable logic devices. The SRC4382 is available in a lead-free, TQFP-48 package, and is pin- and register-compatible with the Texas Instruments SRC4392 and DIX4192 products.

SRC4382IPFBG4 数据手册

数据手册 说明 数量 操作
SRC4382IPFBG4

Combo Sample Rate Converter 48-TQFP -40 to 85

23页,3.45M 查看

IC 索引: A B C D E F G H I J K L M N O P Q R S T U V W X Y Z 0 1 2 3 4 5 6 7 8 9