- 封装:16-SOIC(0.154",3.90mm 宽)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:Digi-Reel®
- 参考价格:$0.2706-$0.68
更新日期:2024-04-01 00:04:00
产品简介:同步 4 位二进制计数器
查看详情- 封装:16-SOIC(0.154",3.90mm 宽)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:Digi-Reel®
- 参考价格:$0.2706-$0.68
SN74F161ADR 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
SN74F161ADR
原装现货 -
TI/德州
-
SOP
1998+ -
8942
-
深圳
-
11-18
-
只做原装,实单来谈
-
TI
-
原厂原装
22+ -
3288
-
上海市
-
-
-
一级代理原装
-
TI(德州仪器)
-
SOP-16
2022+ -
12000
-
上海市
-
-
-
原装可开发票
-
TI
-
SOP3.9
66RF -
2000
-
上海市
-
-
-
原装现货,品质为先!请来电垂询!
SN74F161ADR 中文资料属性参数
- 标准包装:1
- 类别:集成电路 (IC)
- 家庭:逻辑 -计数器,除法器
- 系列:74F
- 逻辑类型:二进制计数器
- 方向:上
- 元件数:1
- 每个元件的位元数:4
- 复位:异步
- 计时:同步
- 计数速率:100MHz
- 触发器类型:正边沿
- 电源电压:4.5 V ~ 5.5 V
- 工作温度:0°C ~ 70°C
- 安装类型:表面贴装
- 封装/外壳:16-SOIC(0.154",3.90mm 宽)
- 供应商设备封装:16-SOIC N
- 包装:®
- 其它名称:296-14809-6
产品特性
- Internal Look-Ahead Circuitry for Fast Counting
- Carry Output for N-Bit Cascading
- Fully Synchronous Operation for Counting
产品概述
This synchronous, presettable, 4-bit binary counter has internal carry look-ahead circuitry
for use in high-speed counting designs. Synchronous operation is provided by having all
flip-flops clocked simultaneously so that the outputs change coincident with each other when
so instructed by the count-enable (ENP, ENT) inputs and internal gating. This mode of operation eliminates the
output counting spikes that are normally associated with asynchronous (ripple-clock) counters. However,
counting spikes can occur on the ripple-carry (RCO) output. A buffered clock (CLK) input triggers the four
flip-flops on the rising (positive-going) edge of CLK.
This counter is fully programmable. That is, it can be preset to any number between 0 and 15. Because
presetting is synchronous, a low logic level at the load (LOAD\) input disables the counter and causes the outputs
to agree with the setup data after the next clock pulse, regardless of the levels of ENP and ENT.
The clear function is asynchronous, and a low logic level at the clear (CLR\) input sets all four of the flip-flop
outputs to low, regardless of the levels of CLK, LOAD\, ENP, and ENT.
The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications, without
additional gating. This function is implemented by the ENP and ENT inputs and an RCO output. Both ENP and
ENT must be high to count, and ENT is fed forward to enable RCO. RCO, thus enabled, produces a
high-logic-level pulse while the count is 15 (HHHH). The high-logic-level overflow ripple-carry pulse can be used
to enable successive cascaded stages. Transitions at ENP or ENT are allowed, regardless of the level of CLK.
The SN74F161A features a fully independent clock circuit. Changes at ENP, ENT, or LOAD\ that modify the
operating mode have no effect on the contents of the counter until clocking occurs. The function of the counter
(whether enabled, disabled, loading, or counting) is dictated solely by the conditions meeting the setup and hold
times.
SN74F161ADR 数据手册
数据手册 | 说明 | 数量 | 操作 |
---|---|---|---|
![]() |
Synchronous 4-Bit Binary Counter 16-SOIC 0 to 70 |
17页,556K | 查看 |
![]() |
Synchronous 4-Bit Binary Counter 16-SOIC 0 to 70 |
17页,556K | 查看 |
![]() |
Synchronous 4-Bit Binary Counter 16-SOIC 0 to 70 |
17页,556K | 查看 |
SN74F161ADR 相关产品
- 74AC169PC
- 74ACT161SCX
- 74ACT163SCX
- 74F169SJX
- 74HC163D,653
- 74HC393D,653
- 74HC393PW,118
- 74HC4017D,653
- 74HC4020D,653
- 74HC4024N,652
- 74HC4040D,653
- 74HC4060D,653
- 74HC93N,112
- 74HCT393D,652
- 74LV393D,112
- CD40102BE
- CD40102BNSR
- CD40102BPWR
- CD40103BE
- CD40103BEE4
- CD40103BNSR
- CD40103BPW
- CD40110BE
- CD40161BE
- CD40161BNSR
- CD40161BPWR
- CD4017BE
- CD4017BEE4
- CD4017BM96
- CD4017BM96G4