- 封装:20-DIP(0.300",7.62mm)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:管件
- 参考价格:$4.4075
更新日期:2024-04-01 00:04:00
产品简介:具有三态输出的同步 4 位二进制计数器
查看详情- 封装:20-DIP(0.300",7.62mm)
- RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
- 包装方式:管件
- 参考价格:$4.4075
SN74ALS561AN 供应商
- 公司
- 型号
- 品牌
- 封装/批号
- 数量
- 地区
- 日期
- 说明
- 询价
-
TI
-
原厂原装
22+ -
3288
-
上海市
-
-
-
一级代理原装
-
TI(德州仪器)
-
PDIP-20
2022+ -
12000
-
上海市
-
-
-
原装可开发票
-
TEXSA
-
DIP1
22+ -
3280
-
常州
-
-
-
原装现货假一罚十
SN74ALS561AN 中文资料属性参数
- 标准包装:20
- 类别:集成电路 (IC)
- 家庭:逻辑 -计数器,除法器
- 系列:74ALS
- 逻辑类型:二进制计数器
- 方向:下
- 元件数:1
- 每个元件的位元数:4
- 复位:异步/同步
- 计时:同步
- 计数速率:30MHz
- 触发器类型:正边沿
- 电源电压:4.5 V ~ 5.5 V
- 工作温度:0°C ~ 70°C
- 安装类型:通孔
- 封装/外壳:20-DIP(0.300",7.62mm)
- 供应商设备封装:20-PDIP
- 包装:管件
产品特性
- Carry Output for n-Bit Cascading
- Buffer-Type Outputs Drive Bus Lines Directly
- Choice of Asynchronous or Synchronous Clearing and Loading
- Internal Look-Ahead Circuitry for Fast Cascading
- Package Options Include Plastic Small-Outline (DW) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) 300-mil DIPs
产品概述
These binary counters are programmable and offer synchronous and
asynchronous clearing as well as synchronous and asynchronous
loading. All synchronous functions are executed on the positive-going
edge of the clock.The clear function is initiated by applying a low level to either
asynchronous clear (ACLR\) or synchronous clear (SCLR\). ACLR\
(direct clear) overrides all other functions of the device, while
SCLR\ overrides only the other synchronous functions. Data is loaded
from the A, B, C, and D inputs by applying a low level to
asynchronous load (ALOAD\) or by the combination of a low level at
synchronous load (SLOAD\) and a positive-going clock transition. The
counting function is enabled only when enable P (ENP), enable T
(ENT), ACLR\, ALOAD\, SCLR\, and SLOAD\ are all high.A high level at the output-enable () input forces the Q outputs into
the high-impedance state, and a low level enables those outputs.
Counting is independent of OE\. ENT is fed forward to enable the
ripple-carry output (RCO) to produce a high-level pulse while the
count is maximum (15). The clocked carry output (CCO) produces a
high-level pulse for a duration equal to that of the low level of the
clock when RCO is high and the counter is enabled (ENP and ENT are
high); otherwise, CCO is low. CCO does not have the glitches commonly
associated with a ripple-carry output. Cascading is normally
accomplished by connecting RCO or CCO of the first counter to ENT of
the next counter. However, for very high-speed counting, RCO should
be used for cascading because CCO does not become active until the
clock returns to the low level.The SN54ALS561A is characterized for operation over the full
military temperature range of -55°C to 125°C. The
SN74ALS561A is characterized for operation from 0°C to
70°C.
SN74ALS561AN 数据手册
数据手册 | 说明 | 数量 | 操作 |
---|---|---|---|
![]() |
Synchronous 4-Bit Binary Counters With 3-State Outputs 20-PDIP 0 to 70 |
15页,561K | 查看 |
SN74ALS561AN 相关产品
- 74AC169PC
- 74ACT161SCX
- 74ACT163SCX
- 74F169SJX
- 74HC163D,653
- 74HC393D,653
- 74HC393PW,118
- 74HC4017D,653
- 74HC4020D,653
- 74HC4024N,652
- 74HC4040D,653
- 74HC4060D,653
- 74HC93N,112
- 74HCT393D,652
- 74LV393D,112
- CD40102BE
- CD40102BNSR
- CD40102BPWR
- CD40103BE
- CD40103BEE4
- CD40103BNSR
- CD40103BPW
- CD40110BE
- CD40161BE
- CD40161BNSR
- CD40161BPWR
- CD4017BE
- CD4017BEE4
- CD4017BM96
- CD4017BM96G4