您好,欢迎来到知芯网
  • 封装:16-SOIC(0.209",5.30mm 宽)
  • RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
  • 包装方式:Digi-Reel®
  • 参考价格:$0.9685-$2.07

更新日期:2024-04-01

产品简介:4 位同步加/减二进制计数器

查看详情
  • 封装:16-SOIC(0.209",5.30mm 宽)
  • RoHS:无铅 / 符合限制有害物质指令(RoHS)规范要求
  • 包装方式:Digi-Reel®
  • 参考价格:$0.9685-$2.07

SN74ALS169BNSR 供应商

  • 公司
  • 型号
  • 品牌
  • 封装/批号
  • 数量
  • 地区
  • 日期
  • 说明
  • 询价

SN74ALS169BNSR 中文资料属性参数

  • 标准包装:1
  • 类别:集成电路 (IC)
  • 家庭:逻辑 -计数器,除法器
  • 系列:74ALS
  • 逻辑类型:二进制计数器
  • 方向:上,下
  • 元件数:1
  • 每个元件的位元数:4
  • 复位:-
  • 计时:同步
  • 计数速率:40MHz
  • 触发器类型:正边沿
  • 电源电压:4.5 V ~ 5.5 V
  • 工作温度:0°C ~ 70°C
  • 安装类型:表面贴装
  • 封装/外壳:16-SOIC(0.209",5.30mm 宽)
  • 供应商设备封装:16-SO
  • 包装:®
  • 其它名称:296-13148-6

产品特性

  • Fully Synchronous Operation for Counting and Programming
  • Internal Carry Look-Ahead Circuitry for Fast Counting
  • Carry Output for n-Bit Cascading
  • Fully Independent Clock Circuit
  • Package Options Include Plastic Small-Outline (D) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) 300-mil DIPs

产品概述

These synchronous 4-bit up/down binary presettable counters feature an internal carry look-ahead circuitry for cascading in high-speed counting applications. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change coincident with each other when so instructed by the count-enable (, ) inputs and internal gating. This mode of operation eliminates the output counting spikes normally associated with asynchronous (ripple-clock) counters. A buffered clock (CLK) input triggers the four flip-flops on the rising (positive-going) edge of the clock waveform.These counters are fully programmable; that is, they may be preset to either level. The load-input circuitry allows loading with the carry-enable output of cascaded counters. Because loading is synchronous, setting up a low level at the load (LOAD\) input disables the counter and causes the outputs to agree with the data inputs after the next clock pulse.The internal carry look-ahead circuitry provides for cascading counters for n-bit synchronous application without additional gating. and inputs and a ripple-carry output () are instrumental in accomplishing this function. Both and must be low to count. The direction of the count is determined by the level of the up/down (U/D\) input. When U/D\ is high, the counter counts up; when low, it counts down. is fed forward to enable . , thus enabled, produces a low-level pulse while the count is zero (all inputs low) counting down or maximum (15) counting up. This low-level overflow ripple-carry pulse can be used to enable successive cascaded stages. Transitions at or are allowed regardless of the level of the clock input. All inputs are diode clamped to minimize transmission-line effects, thereby simplifying system design.These counters feature a fully independent clock circuit. Changes at control inputs (, , , or U/D\) that modify the operating mode have no effect on the contents of the counter until clocking occurs. The function of the counter (whether enabled, disabled, loading, or counting) is dictated solely by the conditions meeting the stable setup and hold times.The SN54ALS169B and SN54AS169A are characterized for operation over the full military temperature range of -55°C to 125°C. The SN74ALS169B and SN74AS169A are characterized for operation from 0°C to 70°C.

SN74ALS169BNSR 数据手册

数据手册 说明 数量 操作
SN74ALS169BNSR

4-Bit Synchronous Up/Down Binary Counters 16-SO 0 to 70

19页,718K 查看
SN74ALS169BNSR

Counter IC Binary Counter 1 Element 4 Bit Positive Edge 16-SO

20页,853K 查看
SN74ALS169BNSRE4

4-Bit Synchronous Up/Down Binary Counters 16-SO 0 to 70

19页,718K 查看
SN74ALS169BNSRG4

4-Bit Synchronous Up/Down Binary Counters 16-SO 0 to 70

19页,718K 查看

IC 索引: A B C D E F G H I J K L M N O P Q R S T U V W X Y Z 0 1 2 3 4 5 6 7 8 9